

# SANYO Semiconductors DATA SHEET

# LB11923V — Monolithic Digital IC

# **Three-Phase Brushless Motor Driver**

#### Overview

The LB11923V is a pre-driver IC designed for variable-speed control of 3-phase brushless motors. It can be used to implement a motor drive circuit with the desired output capacity (voltage, current) by using discrete transistors for the output stage. It implements direct PWM drive for minimal power loss. Since the LB11923V includes a built-in VCO circuit, applications can control the motor speed arbitrarily by varying the external clock frequency.

# **Function**

- Direct PWM drive output
- Speed discriminator + PLL speed control circuit
- Speed lock detection output
- Built-in crystal oscillator circuit
- Forward/reverse switching circuit
- Braking circuit (short braking)
- Full complement of on-chip protection circuits, including lock protection, current limiter, and thermal shutdown protection circuits.

# **Specifications**

# Absolute Maximum Ratings at Ta = 25°C

| Parameter                     | Symbol               | Conditions                          | Ratings     | Unit |
|-------------------------------|----------------------|-------------------------------------|-------------|------|
| Maximum supply voltage        | V <sub>CC</sub> max  |                                     | 8           | V    |
| Maximum input current         | I <sub>REG</sub> max | V <sub>REG</sub> pin                | 2           | mA   |
| Output current                | I <sub>O</sub> max   | UH, VH, WH, UL, VL, and WL outputs  | 30          | mA   |
| Allowable power dissipation 1 | Pd max1              | Independent IC                      | 0.62        | W    |
| Allowable power dissipation 2 | Pd max2              | * When mounted on the specified PCB | 1.79        | W    |
| Operating temperature         | Topr                 |                                     | -20 to +80  | °C   |
| Storage temperature           | Tstg                 |                                     | -55 to +150 | °C   |

<sup>\*</sup> Specified PCB: 114.3×76.1×1.6 mm glass epoxy PCB

- Any and all SANYO Semiconductor products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO Semiconductor representative nearest you before using any SANYO Semiconductor products described or contained herein in such applications.
- SANYO Semiconductor assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor products described or contained herein.

# LB11923V

# Allowable Operating Ranges at $Ta=25^{\circ}C$

| Parameter                         | Symbol           | Conditions                 | Ratings    | Unit |
|-----------------------------------|------------------|----------------------------|------------|------|
| Supply voltage                    | V <sub>CC</sub>  |                            | 4.4 to 7.0 | V    |
| Input current range               | I <sub>REG</sub> | V <sub>REG</sub> pin (7 V) | 0.2 to 1.5 | mA   |
| FG Schmitt output applied voltage | V <sub>FGS</sub> |                            | 0 to 7     | V    |
| FG Schmitt output current         | I <sub>FGS</sub> |                            | 0 to 5     | mA   |
| Lock detection applied voltage    | V <sub>LD</sub>  |                            | 0 to 7     | V    |
| Lock detection output current     | I <sub>LD</sub>  |                            | 0 to 20    | mA   |

# Electrical Characteristics at $Ta=25^{\circ}C,\,V_{CC}$ = 6.3 V

| Parameter                            | Cymbol                 | Conditions                                                         | Ratings               |                       |                       | Unit  |
|--------------------------------------|------------------------|--------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|-------|
| Parameter                            | Symbol                 | Conditions                                                         | min                   | typ                   | max                   | Unit  |
|                                      | I <sub>CC</sub> 1      |                                                                    |                       | 21                    | 29.5                  | mA    |
| Comple some t                        | I <sub>CC</sub> 2      | In stop mode                                                       |                       | 2.3                   | 3.3                   | mA    |
| Supply current                       | I <sub>CC</sub> 3      | V <sub>CC</sub> = 5 V                                              |                       | 20                    | 28                    | mA    |
|                                      | I <sub>CC</sub> 4      | V <sub>CC</sub> = 5 V, In stop mode                                |                       | 2.1                   | 2.9                   | mA    |
| Output saturation voltage 1-1        | V <sub>O</sub> sat1-1  | At low level: I <sub>O</sub> = 400 μA                              |                       | 0.1                   | 0.3                   | V     |
| Output saturation voltage 1-2        | V <sub>O</sub> sat1-2  | At low level: I <sub>O</sub> = 10 mA                               |                       | 0.8                   | 1.2                   | V     |
| Output saturation voltage 2          | V <sub>O</sub> sat2    | At high level: I <sub>O</sub> = -20 mA                             | V <sub>CC</sub> - 1.2 | V <sub>CC</sub> - 0.9 |                       | V     |
| [Hall Amplifier]                     |                        |                                                                    |                       | •                     |                       |       |
| Input bias current                   | I <sub>HB(HA)</sub>    |                                                                    | -2                    | -0.1                  |                       | μΑ    |
| Common-mode input voltage range 1    | V <sub>ICM</sub> 1     | When Hall-effect sensors are used                                  | 0.5                   |                       | V <sub>CC</sub> - 2.0 | V     |
| Common-mode input voltage range 2    | V <sub>ICM</sub> 2     | When one-side biased inputs are used (Hall-effect IC applications) | 0                     |                       | V <sub>CC</sub>       | V     |
| Hall input sensitivity               |                        | Sine wave                                                          | 100                   |                       |                       | mVp-p |
| Hysteresis                           | ΔV <sub>IN(HA)</sub>   |                                                                    | 25                    | 35                    | 52                    | mV    |
| Input voltage low → high             | V <sub>SLH</sub>       |                                                                    | 9                     | 17                    | 29                    | mV    |
| Input voltage high → low             | V <sub>SHL</sub>       |                                                                    | -29                   | -18                   | -9                    | mV    |
| [PWM Oscillator]                     |                        |                                                                    |                       | '                     |                       |       |
| Output high-level voltage 1          | V <sub>OH(PWM)</sub> 1 |                                                                    | 3.5                   | 3.8                   | 4.1                   | V     |
| Output high-level voltage 2          |                        | V <sub>CC</sub> = 5 V                                              | 2.75                  | 3.0                   | 3.25                  | V     |
| Output low-level voltage 1           | V <sub>OL(PWM)</sub> 1 |                                                                    | 1.8                   | 2.1                   | 2.4                   | V     |
| Output low-level voltage 2           | V <sub>OL(PWM)</sub> 2 | V <sub>CC</sub> = 5 V                                              | 1.45                  | 1.65                  | 1.9                   | V     |
| Oscillator frequency                 | f <sub>(PWM)</sub>     | C = 560 pF                                                         |                       | 22                    |                       | kHz   |
| Amplitude 1                          | V <sub>(PWM)</sub> 1   |                                                                    | 1.4                   | 1.7                   | 2.0                   | Vp-p  |
| Amplitude 2                          |                        | V <sub>CC</sub> = 5 V                                              | 1.1                   | 1.35                  | 1.6                   | Vp-p  |
| [CSD Oscillator]                     |                        |                                                                    | '                     | 1                     |                       |       |
| Output high-level voltage 1          | V <sub>OH(CSD)</sub> 1 |                                                                    | 3.95                  | 4.4                   | 4.85                  | V     |
| Output high-level voltage 2          |                        | V <sub>CC</sub> = 5 V                                              | 3.15                  | 3.5                   | 3.85                  | V     |
| Output low-level voltage 1           | V <sub>OL(CSD)</sub> 1 |                                                                    | 1.1                   | 1.4                   | 1.7                   | V     |
| Output low-level voltage 2           |                        | V <sub>CC</sub> = 5 V                                              | 0.9                   | 1.1                   | 1.3                   | V     |
| External capacitor charge current    | I <sub>CHG</sub> 1     |                                                                    | -13                   | -9                    | -6                    | μΑ    |
| External capacitor discharge current | I <sub>CHG</sub> 2     |                                                                    | 8                     | 12                    | 16                    | μΑ    |
| Oscillator frequency                 | f <sub>(RK)</sub>      | C = 0.068 µF                                                       |                       | 22                    |                       | Hz    |
| Amplitude 1                          | V <sub>(RK)</sub> 1    |                                                                    | 2.65                  | 3.0                   | 3.35                  | Vp-p  |
| Amplitude 2                          | V <sub>(RK)</sub> 2    | V <sub>CC</sub> = 5 V                                              | 2.1                   | 2.4                   | 2.65                  | Vp-p  |
| [VCO Oscillator C pin]               | 1                      |                                                                    | 1                     | 1                     | 1                     |       |
| Output high-level voltage 1          | V <sub>OH(C)</sub> 1   |                                                                    | 2.10                  | 2.40                  | 2.65                  | V     |
| Output high-level voltage 2          | V <sub>OH(C)</sub> 2   | V <sub>CC</sub> = 5 V                                              | 2.00                  | 2.30                  | 2.55                  | V     |
| Output low-level voltage 1           | V <sub>OL(C)</sub> 1   |                                                                    | 1.60                  | 1.90                  | 2.10                  | V     |
| Output low-level voltage 2           | V <sub>OL(C)</sub> 2   | V <sub>CC</sub> = 5 V                                              | 1.55                  | 1.80                  | 2.05                  | V     |
| Oscillator frequency                 | f <sub>(C)</sub>       |                                                                    |                       |                       | 1.0                   | MHz   |
| Amplitude 1                          | V <sub>(C)</sub> 1     |                                                                    | 0.3                   | 0.5                   | 0.7                   | Vp-p  |
| Amplitude 2                          | V <sub>(C)</sub> 2     | V <sub>CC</sub> = 5 V                                              | 0.3                   | 0.5                   | 0.7                   | Vp-p  |

\*Note: Not tested Continued on next page.

# LB11923V

Continued from preceding page.

| Parameter                              | Symbol                 | Conditions                                      |                       | Ratings               |       | Unit |
|----------------------------------------|------------------------|-------------------------------------------------|-----------------------|-----------------------|-------|------|
| r atametet                             | Symbol                 | Conditions                                      | min                   | typ                   | max   | Jill |
| [Current Limiter Operation]            |                        |                                                 |                       |                       |       |      |
| Limiter                                | V <sub>RF</sub>        |                                                 | 0.235                 | 0.260                 | 0.285 | V    |
| [Thermal Shutdown Operation]           |                        |                                                 |                       |                       |       |      |
| Thermal shutdown operating temperature | TTSD                   | Design target value *                           | 150                   | 180                   |       | °C   |
| Hysteresis                             | ΔTSD                   | Design target value *                           |                       | 30                    |       | °C   |
| [V <sub>REG</sub> Pin]                 | '                      |                                                 |                       | '                     |       |      |
| V <sub>REG</sub> pin voltage           | V <sub>REG</sub>       | Ι = 500 μΑ                                      | 6.6                   | 7.0                   | 7.4   | V    |
| [Low-voltage Protection Circuit]       | -1                     |                                                 | -                     |                       |       |      |
| Operating voltage                      | V <sub>SDL</sub>       |                                                 | 3.55                  | 3.75                  | 4.00  | V    |
| Release voltage                        | V <sub>SDH</sub>       |                                                 | 3.85                  | 4.03                  | 4.25  | V    |
| Hysteresis                             | ΔVSD                   |                                                 | 0.18                  | 0.28                  | 0.38  | V    |
| [FG Amplifier]                         |                        | I                                               |                       |                       |       |      |
| Input offset voltage                   | V <sub>IO(FG)</sub>    |                                                 | -10                   |                       | +10   | mV   |
| Input bias current                     | I <sub>B(FG)</sub>     |                                                 | -1                    |                       | +1    | μA   |
| Output high-level voltage 1            | V <sub>OH(FG)</sub> 1  | IFGI = -0.1 mA, No load                         | 4.2                   | 4.6                   | 5.0   | V    |
| Output high-level voltage 2            | V <sub>OH(FG)</sub> 2  | '                                               | 3.6                   | 3.95                  | 4.3   | V    |
| Output low-level voltage 1             | V <sub>OL(FG)</sub> 1  | IFGI = 0.1 mA, No load                          | 1.3                   | 1.7                   | 2.1   | V    |
| Output low-level voltage 2             | V <sub>OL(FG)</sub> 2  | IFGI = 0.1 mA, No load, $V_{CC} = 5 \text{ V}$  | 0.7                   | 1.05                  | 1.4   | V    |
| FG input sensitivity                   | *OL(FG)=               | Gain: 100×                                      | 3                     |                       |       | mV   |
| Schmitt amplitude for the next stage   |                        | Cam. 100A                                       | 100                   | 180                   | 250   | mV   |
| Operating frequency range              |                        |                                                 | 100                   | 100                   | 4     | kHz  |
| Open-loop gain                         |                        | f <sub>(FG)</sub> = 2 kHz                       | 45                    | 51                    |       | dB   |
| Reference voltage                      | V                      | 1 (FG) – 2 KI IZ                                | -5%                   | V <sub>CC</sub> /2    | 5%    | V    |
| [FGS Output]                           | V <sub>B(FG)</sub>     |                                                 | -578                  | V CC/2                | 3 /0  | V    |
|                                        | 1/                     | 1 - 2 mA                                        |                       | 0.2                   | 0.4   | V    |
| Output leakage aurent                  | V <sub>O(FGS)</sub>    | $I_{O(FGS)} = 2 \text{ mA}$                     |                       | 0.2                   | 10    | -    |
| Output leakage current                 | I <sub>L(FGS)</sub>    | $V_O = V_{CC}$                                  |                       |                       | 10    | μA   |
| [Speed Discriminator Output]           | 1 1/                   |                                                 | W 40                  | \ \ 0.7 \             |       | V    |
| Output high-level voltage              | V <sub>OH(D)</sub>     |                                                 | V <sub>CC</sub> – 1.0 | V <sub>CC</sub> - 0.7 | 4.4   |      |
| Output low-level voltage               | V <sub>OL(D)</sub>     |                                                 |                       | 0.8                   | 1.1   | V    |
| [Speed Control PLL Output]             |                        | T                                               | 1.05                  | 1.00                  | 4.05  |      |
| Output high-level voltage              | V <sub>OH(P)</sub> 1   |                                                 | 4.05                  | 4.30                  | 4.65  | V    |
|                                        | V <sub>OH(P)</sub> 2   | V <sub>CC</sub> = 5 V                           | 3.25                  | 3.50                  | 3.85  | V    |
| Output low-level voltage               | V <sub>OL(P)</sub> 1   |                                                 | 1.85                  | 2.15                  | 2.45  | V    |
|                                        | V <sub>OL(P)</sub> 2   | V <sub>CC</sub> = 5 V                           | 1.25                  | 1.60                  | 1.85  | V    |
| [Lock Detection]                       | T                      | T                                               |                       |                       |       |      |
| Output saturation voltage              | V <sub>OL(LD)</sub>    | I <sub>LD</sub> = 10 mA                         |                       | 0.25                  | 0.4   | V    |
| Output leakage current                 | I <sub>L(LD)</sub>     | $V_O = V_{CC}$                                  |                       |                       | 10    | μA   |
| Lock range                             |                        |                                                 | -6.25                 |                       | +6.25 | %    |
| [Integrator]                           | _                      | 1                                               |                       |                       |       |      |
| Input offset voltage                   | V <sub>IO(INT)</sub>   |                                                 | -10                   |                       | +10   | mV   |
| Input bias current                     | I <sub>B(INT)</sub>    |                                                 | -0.4                  |                       | +0.4  | μA   |
| Output high-level voltage 1            | V <sub>OH(INT)</sub> 1 | IINTI = -0.1 mA, No load                        | 4.1                   | 4.4                   | 4.7   | V    |
| Output high-level voltage 2            | V <sub>OH(INT)</sub> 2 | IINTI = -0.1 mA, No load, V <sub>CC</sub> = 5 V | 3.45                  | 3.7                   | 3.95  | V    |
| Output low-level voltage 1             | V <sub>OL(INT)</sub> 1 | IINTI = 0.1 mA, No load                         | 1.2                   | 1.4                   | 1.65  | V    |
| Output low-level voltage 2             | V <sub>OL(INT)</sub> 2 | IINTI = 0.1 mA, No load, V <sub>CC</sub> = 5 V  | 1.1                   | 1.3                   | 1.5   | V    |
| Open-loop gain                         |                        |                                                 | 45                    | 51                    |       | dB   |
| Gain-bandwidth product                 |                        | Design target value *                           |                       | 1.0                   |       | MHz  |
| Reference voltage                      | V <sub>B(INT)</sub>    |                                                 | -5%                   | V <sub>CC</sub> /2    | 5%    | V    |
| [FIL Output]                           |                        |                                                 |                       |                       |       |      |
| Output source current                  | I <sub>OH(FIL)</sub>   |                                                 | -17                   | -13                   | -7    | μA   |
| Output sink current                    | I <sub>OL(FIL)</sub>   |                                                 | 7                     | 12                    | 17    | μA   |

\*Note: Not tested Continued on next page.

# LB11923V

Continued from preceding page.

| Parameter                                                  | Symbol                                                     | Conditions                                          |                       | Ratings           |                 | Unit     |
|------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------|-----------------------|-------------------|-----------------|----------|
| - Gramotor                                                 | - Cymbol                                                   | Conditions                                          | min                   | typ               | max             | OTIL     |
| Pin]                                                       |                                                            |                                                     |                       |                   |                 |          |
| ut high-level voltage                                      | V <sub>IH(S/S)</sub>                                       | V <sub>CC</sub> = 6.3 V, 5 V                        | 2.0                   |                   | V <sub>CC</sub> | V        |
| ut low-level voltage                                       | V <sub>IL(S/S)</sub>                                       | V <sub>CC</sub> = 6.3 V, 5 V                        | 0                     |                   | 1.0             | V        |
| ut open voltage                                            | V <sub>IO(S/S)</sub>                                       |                                                     | V <sub>CC</sub> - 0.5 |                   | $V_{CC}$        | V        |
| steresis                                                   | ΔV <sub>IN(S/S)</sub>                                      | V <sub>CC</sub> = 6.3 V, 5 V                        | 0.13                  | 0.22              | 0.31            | V        |
| ut high-level current                                      | I <sub>IH(S/S)</sub>                                       | $V_{S/S} = V_{CC}$                                  | -10                   | 0                 | +10             | μA       |
| ut low-level current                                       | I <sub>IL(S/S)</sub>                                       | V <sub>S/S</sub> = 0 V                              | -170                  | -118              |                 | μA       |
| I-up resistance                                            | R <sub>U(S/S)</sub>                                        |                                                     | 37                    | 53.5              | 70              | kΩ       |
| Pin]                                                       |                                                            |                                                     |                       |                   |                 |          |
| ut high-level voltage                                      | V <sub>IH(F/R)</sub>                                       | V <sub>CC</sub> = 6.3 V, 5 V                        | 2.0                   |                   | V <sub>CC</sub> | V        |
| ut low-level voltage                                       | V <sub>IL(F/R)</sub>                                       | V <sub>CC</sub> = 6.3 V, 5 V                        | 0                     |                   | 1.0             | V        |
| ut open voltage                                            | V <sub>IO(F/R)</sub>                                       |                                                     | V <sub>CC</sub> - 0.5 |                   | V <sub>CC</sub> | V        |
| steresis                                                   | ΔV <sub>IN(F/R)</sub>                                      | V <sub>CC</sub> = 6.3 V, 5 V                        | 0.13                  | 0.22              | 0.31            | V        |
| ut high-level current                                      | I <sub>IH(F/R)</sub>                                       | $V_{F/R} = V_{CC}$                                  | -10                   | 0                 | +10             | μA       |
| ut low-level current                                       | I <sub>IL(F/R)</sub>                                       | V <sub>F/R</sub> = 0 V                              | -170                  | -118              |                 | μA       |
| I-up resistance                                            | R <sub>U(F/R)</sub>                                        |                                                     | 37                    | 53.5              | 70              | kΩ       |
|                                                            | 1 -()                                                      | 1                                                   | 1                     | I                 |                 |          |
| ut high-level voltage                                      | V <sub>IH(BR)</sub>                                        | V <sub>CC</sub> = 6.3 V, 5 V                        | 2.0                   |                   | V <sub>CC</sub> | V        |
| ut low-level voltage                                       | V <sub>IL(BR)</sub>                                        | V <sub>CC</sub> = 6.3 V, 5 V                        | 0                     |                   | 1.0             | V        |
| ut open voltage                                            | V <sub>IO(BR)</sub>                                        |                                                     | V <sub>CC</sub> - 0.5 |                   | V <sub>CC</sub> | V        |
| steresis                                                   | ΔV <sub>IN(BR)</sub>                                       | V <sub>CC</sub> = 6.3 V, 5 V                        | 0.13                  | 0.22              | 0.31            | V        |
| ut high-level current                                      | I <sub>IH(BR)</sub>                                        | V <sub>BR</sub> = V <sub>CC</sub>                   | -10                   | 0                 | +10             | μA       |
| ut low-level current                                       | I <sub>IL(BR)</sub>                                        | V <sub>BR</sub> = 0 V                               | -170                  | -118              |                 | μA       |
| I-up resistance                                            | R <sub>U(BR)</sub>                                         | BK -                                                | 37                    | 53.5              | 70              | kΩ       |
| Pin]                                                       | ) O(DIV)                                                   |                                                     |                       |                   |                 |          |
| ut high-level voltage                                      | V <sub>IH(CLK)</sub>                                       | V <sub>CC</sub> = 6.3 V, 5 V                        | 2.0                   |                   | V <sub>CC</sub> | V        |
| ut low-level voltage                                       | V <sub>IL(CLK)</sub>                                       | V <sub>CC</sub> = 6.3 V, 5 V                        | 0                     |                   | 1.0             | V        |
| ut open voltage                                            | V <sub>IO(CLK)</sub>                                       | 100 515 1, 5 1                                      | V <sub>CC</sub> - 0.5 |                   | V <sub>CC</sub> | V        |
| steresis                                                   | ΔV <sub>IN(CLK)</sub>                                      | V <sub>CC</sub> = 6.3 V, 5 V, design target value * | 0.13                  | 0.22              | 0.31            | V        |
| ut high-level current                                      | I <sub>IH(CLK)</sub>                                       | V <sub>CLK</sub> = V <sub>CC</sub>                  | -10                   | 0                 | +10             | μA       |
| ut low-level current                                       | I <sub>IL(CLK)</sub>                                       | V <sub>CLK</sub> = 0 V                              | -170                  | -118              |                 | μA       |
| ut frequency                                               | f <sub>(CLK)</sub>                                         | CLR ST                                              |                       |                   | 3.9             | kHz      |
| I-up resistance                                            | R <sub>U(CLK)</sub>                                        |                                                     | 37                    | 53.5              | 70              | kΩ       |
| Pin]                                                       | ··U(CLK)                                                   |                                                     | <u> </u>              | 00.0              |                 |          |
| ut high-level voltage                                      | VILIANA                                                    | V <sub>CC</sub> = 6.3 V, 5 V                        | 2.0                   |                   | V <sub>CC</sub> | V        |
| ut low-level voltage                                       | V <sub>IL(N1)</sub>                                        | V <sub>CC</sub> = 6.3 V, 5 V                        | 0                     |                   | 1.0             | V        |
| ut open voltage                                            | V <sub>IO(N1)</sub>                                        |                                                     | V <sub>CC</sub> - 0.5 |                   | V <sub>CC</sub> | V        |
| steresis                                                   | ΔV <sub>IN(N1)</sub>                                       | V <sub>CC</sub> = 6.3 V, 5 V, design target value * | 0.13                  | 0.22              | 0.31            | V        |
| ut high-level current                                      | I <sub>IH(N1)</sub>                                        | $V_{N1} = V_{CC}$                                   | -10                   | 0.22              | +10             | μA       |
| ut low-level current                                       |                                                            | V <sub>N</sub> 1 = V <sub>CC</sub>                  | -10<br>-170           | -118              | Ŧ10             | μA       |
| l-up resistance                                            | I <sub>IL(N1)</sub>                                        | V <sub>IN</sub> . – 0 V                             | 37                    | 53.5              | 70              | kΩ       |
| Pin]                                                       | R <sub>U(N1)</sub>                                         | 1                                                   | 31                    | 55.5              | 70              | 1/22     |
| ut high-level voltage                                      | V <sub>IH(N2)</sub>                                        | V <sub>CC</sub> = 6.3 V, 5 V                        | 2.0                   |                   | \/oo            | V        |
|                                                            |                                                            | V <sub>CC</sub> = 6.3 V, 5 V                        | 0                     |                   | V <sub>CC</sub> | V        |
| ut low-level voltage<br>ut open voltage                    | V <sub>IL(N2)</sub>                                        | v <sub>CC</sub> = 0.3 v, 3 v                        |                       |                   |                 | V        |
| 1 0                                                        | V <sub>IO(N2)</sub>                                        | V                                                   | V <sub>CC</sub> - 0.5 | 0.00              | V <sub>CC</sub> |          |
| steresis                                                   | ΔV <sub>IN(N2)</sub>                                       | V <sub>CC</sub> = 6.3 V, 5 V, design target value * | 0.13                  | 0.22              | 0.31            | V        |
| -                                                          |                                                            |                                                     |                       |                   | +10             | μA       |
|                                                            |                                                            | V N∠ = U V                                          |                       |                   |                 | μA<br>kΩ |
| ut high-level current ut low-level current l-up resistance | I <sub>IH(N2)</sub> I <sub>IL(N2)</sub> R <sub>U(N2)</sub> | $V_{N2} = V_{CC}$ $V_{N2} = 0 \text{ V}$            | -10<br>-170<br>37     | 0<br>-118<br>53.5 |                 | +10      |

\*Note: Not tested

# **Package Dimensions**

unit: mm (typ)

3277





# **Pin Assignment**



# **Speed Discriminator Count and VCO Divisor**

| N1           | N2           | Count | Divisor |
|--------------|--------------|-------|---------|
| High or open | High or open | 1024  | 1024    |
| High or open | Low          | 1024  | 512     |
| Low          | High or open | 256   | 256     |
| Low          | Low          | 512   | 512     |

 $f_{FG} = (divisor \div count) \times f_{CLK}$ 

# Three-Phase Logic Truth Table (A high (H) input is the state where $IN^+ > IN^-$ .)

|      |     | F / R = L |     |     | F / R = H |     | Ou  | tput |
|------|-----|-----------|-----|-----|-----------|-----|-----|------|
| Item | IN1 | IN2       | IN3 | IN1 | IN2       | IN3 | PWM | _    |
| 1    | Н   | L         | Н   | L   | Н         | L   | VH  | UL   |
| 2    | Н   | L         | L   | L   | Н         | Н   | WH  | UL   |
| 3    | Н   | Н         | L   | L   | L         | Н   | WH  | VL   |
| 4    | L   | Н         | L   | Н   | L         | Н   | UH  | VL   |
| 5    | L   | Н         | Н   | Н   | L         | L   | UH  | WL   |
| 6    | L   | L         | Н   | Н   | Н         | L   | VH  | WL   |

S/S Pin

Low

| High or open | Stop |
|--------------|------|

Start

| DD   | D.    |
|------|-------|
| R R  | Pin   |
| 1111 | 1 111 |

| High or open | Brake    |
|--------------|----------|
| Low          | Released |

# **Block Diagram**



# **Pin Functions**

| Pin No. | Pin  | Functions                                                                                                                                                                                              | Equivalent circuit                                    |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| 1       | VREG | 7-V shunt regulator output                                                                                                                                                                             | Vcc1                                                  |
| 2       | S/S  | Start/stop control Low: 0 V to 1.0 V High: 2.0 V to V <sub>CC</sub> Goes high when left open. Low for start. High or open for stop. The hysteresis is about 0.22 V.                                    | Vcc1                                                  |
| 3       | CLK  | External clock signal input Low: $0 \text{ V to } 1.0 \text{ V}$ High: $2.0 \text{ V to } V_{CC}$ Goes high when left open. The hysteresis is about $0.22 \text{ V}$ . $f = 3.9 \text{ kHz}$ , maximum | V <sub>CC</sub> 1                                     |
| 4       | F/R  | Forward/reverse control Low: 0 V to 1.0 V High: 2.0 V to V <sub>CC</sub> Goes high when left open. Low for forward. High or open for reverse. The hysteresis is about 0.22 V.                          | V <sub>CC</sub> 1  —————————————————————————————————— |

| Pin No. | Pin | Functions                                                                                                                                                                          | Equivalent circuit   |
|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 5       | BR  | Brake control (short braking operation) Low: 0 V to 1.0 V High: 2.0 V to $V_{CC}$ Goes high when left open. High or open for brake mode operation. The hysteresis is about 0.22 V. | V <sub>CC</sub> 1    |
| 6       | N1  | Switches the speed discriminator VCO divisor count. Low: 0 V to 1.0 V High: 2.0 V to $V_{CC}$ Goes high when left open. The hysteresis is about 0.22 V.                            | V <sub>CC</sub> 1  Q |
| 7       | N2  | The speed discriminator count switching. Low: 0 V to 1.0 V High: 2.0 V to $V_{CC}$ Goes high when left open. The hysteresis is about 0.22 V.                                       | V <sub>CC</sub> 1    |
| 8       | FGS | FG amplifier output (after the Schmitt circuit) This is an open collector output.                                                                                                  | V <sub>CC</sub> 1    |
| 9       | LD  | Speed lock detection output This is an open collector output. Goes low when the motor speed is within the speed lock range (±6.25%).                                               | V <sub>CC</sub> 1 9  |

| Pin No. | Pin     | Functions                                                                           | Equivalent circuit            |  |
|---------|---------|-------------------------------------------------------------------------------------|-------------------------------|--|
| 10      | DOUT    | Speed discriminator output Acceleration → high, deceleration → low                  | V <sub>CC</sub> 1 (10)        |  |
| 11      | POUT    | Speed control system PLL output Outputs the phase comparison result for CLK and FG. | V <sub>CC</sub> 1             |  |
| 13      | INT REF | Integrating amplifier non-inverting input (1/2 V <sub>CC</sub> potential)           | V <sub>CC</sub> 1             |  |
| 14      | INT IN  | Integrating amplifier inverting input                                               | 13 500 Ω<br>13 500 Ω<br>14 14 |  |
| 15      | INT OUT | Integrating amplifier output (speed control)                                        | Vcc1 (5)                      |  |

| Pin No. | Pin | Functions                                                                                                                                                                                                                                                           | Equivalent circuit                                                  |  |
|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|
| 16      | тос | Torque command input Normally, this pin is connected to the INT.OUT pin. The PWM duty is increased when the TOC pin voltage falls. Do not apply a voltage that exceeds $V_{\rm CC}-0.5$ V to this pin. (An input from a normal operational amplifier is desirable.) | V <sub>CC</sub> 1  300 Ω  16                                        |  |
| 17      | PWM | PWM oscillator frequency setting.  Connect a capacitor between this pin and ground.                                                                                                                                                                                 | V <sub>CC</sub> 1  300 Ω  17  Significant (17)  17  17  17  17      |  |
| 19      | FIL | VCO PLL filter connection                                                                                                                                                                                                                                           | V <sub>CC</sub> 1  19  300 Ω  19  11  11  11  11  11  11  11  11  1 |  |
| 20      | R   | Sets the value of the charge current from the VCO circuit C pin. Insert a resistor between this pin and ground.                                                                                                                                                     | V <sub>CC</sub> 1<br>300 Ω<br>W 20                                  |  |

| Pin No.  | Pin            | Functions                                                                                                                                                                                                                                                                                                                                              | Equivalent circuit                                                                                             |  |
|----------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|
| 21       | С              | VCO oscillator connection This pin sets the VCO frequency. Insert a capacitor between this pin and ground. Set the value of the capacitor so that the oscillator frequency does not exceed 1 MHz.                                                                                                                                                      | V <sub>CC</sub> 1  300 Ω  W 21                                                                                 |  |
| 22       | CSD            | Sets the operating time of the constrained-rotor protection circuit.  Reference signal oscillator used when the clock signal is cut off and to prevent malfunctions.  The protection function operating time can be set by connecting a capacitor between this pin and ground.  This pin also functions as the logic circuit block power-on reset pin. | V <sub>CC</sub> 1 Reset circuit 4 300 $\Omega$                                                                 |  |
| 23<br>24 | FGIN+<br>FGIN- | FG amplifier input                                                                                                                                                                                                                                                                                                                                     | V <sub>CC</sub> 1<br>Sin Ω<br>W→ FGOUT<br>FGOUT<br>FGOUT<br>FGOUT<br>FGOUT<br>FGOUT<br>FGOUT<br>FGOUT<br>FGOUT |  |
| 25       | FGOUT          | FG amplifier output This pin is connected to the FG Schmitt comparator circuit internally in the IC.                                                                                                                                                                                                                                                   | V <sub>CC</sub> 1  FG Schmitt comparator                                                                       |  |
| 27       | RF GND         | Output current detection<br>Connect a resistor between this pin and ground.                                                                                                                                                                                                                                                                            | Vcc1  27  Continued on payt page                                                                               |  |

| Pin No.                          | Pin                                          | Functions                                                                                                                                                                                                                                                                                                                            | Equivalent circuit                                         |  |
|----------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|
| 28                               | RF                                           | Output current detection Connect a resistor between this pin and ground. The output limitation maximum current, $l_{OUT}$ , is set to be 0.26/ $R_{\rm f}$ by this resistor.                                                                                                                                                         | V <sub>CC</sub> 1 (28)                                     |  |
| 29                               | GND1                                         | Control block ground                                                                                                                                                                                                                                                                                                                 |                                                            |  |
| 30                               | GND2                                         | Output block ground                                                                                                                                                                                                                                                                                                                  |                                                            |  |
| 31<br>32<br>33<br>34<br>35<br>36 | UL<br>UH<br>VL<br>VH<br>WL<br>WH             | Outputs (that are used to drive external transistors). The PWM duty is controlled on the UH, VH, and WH side of these outputs.                                                                                                                                                                                                       | V <sub>CC</sub> <sup>2</sup> 31 33 35  32 34 36            |  |
| 37<br>38                         | V <sub>CC</sub> 2<br>V <sub>CC</sub> 1       | Output block power supply Control block power supply Short $V_{CC}1$ to $V_{CC}2$ and, for stability, insert a capacitor between these pins and ground.                                                                                                                                                                              |                                                            |  |
| 39<br>40<br>41<br>42<br>43<br>44 | IN3-<br>IN3+<br>IN2-<br>IN2+<br>IN1-<br>IN1+ | Hall-effect device inputs. The input is seen as a high-level input when IN+ > IN-, and as a low-level input for the opposite state. If noise on the Hall-effect device signals is a problem, insert capacitors between the corresponding IN+ and IN- inputs. The logic high state indicates that $V_{\rm IN}{}^+$ > $V_{\rm IN}{}^-$ | V <sub>CC</sub> 1<br>40 (42) (44) 500 Ω<br>77 39 (41) (43) |  |
| 12<br>18<br>26                   | NC                                           | These are unconnected pins, and can be used for wiring.                                                                                                                                                                                                                                                                              |                                                            |  |

# Sample Application Circuit 1 (P-channel + n-channel, Hall-effect sensor application)



# Sample Application Circuit 2 (PNP + NPN, Hall-effect sensor application)



## **IC Operation Description**

# 1. Speed Control Circuit

This IC implements speed control using the combination of a speed discriminator circuit and a PLL circuit. The speed discriminator circuit outputs (This counts a single FG period.) an error signal once every two FG periods. The PLL circuit outputs an error signal once every one FG Period. As compared to the earlier technique in which only a speed discriminator circuit was used, the combination of a speed discriminator and a PLL circuit allows variations in motor speed to be better suppressed when a motor that has large load variations is used. The FG servo frequency (fFG) is determined by the frequency relationship shown below and by the clock signal (fCLK) input to the CCLK pin.

 $f_{FG} = (VCO \text{ divisor} \div \text{ speed discriminator count}) \times f_{CLK}$ 

| N1           | N2           | Count | Divisor |
|--------------|--------------|-------|---------|
| High or open | High or open | 1024  | 1024    |
| High or open | Low          | 1024  | 512     |
| Low          | High or open | 256   | 256     |
| Low          | Low          | 512   | 512     |

Therefore it is possible to implement half-speed control without switching the clock frequency by using combinations of the N1 = high, N2 = low state and other setting states.

#### 2. VCO Circuit

The LB11923V includes a built-in VCO circuit to generate the speed discriminator circuit reference signal. The reference signal frequency is given by the following formula.

 $f_{VCO} = f_{CLK} \times divisor$   $f_{VCO}$ : Reference signal frequency

f<sub>CLK</sub>: Externally input clock frequency

The range over which the reference signal frequency can be varied is determined by the resistor and capacitor components connected to the R and C pins (pins 20 and 21) and by the VCO loop filter constant (the values of the external components connected to pin 19).

| Supply voltage                | R (kΩ) | C (pF) |
|-------------------------------|--------|--------|
| When V <sub>CC</sub> is 5 V   | 7.5    | 200    |
| When V <sub>CC</sub> is 6.3 V | 11     | 200    |

To acquire the widest possible range, it is better to use 6.3 V than 5 V as the supply voltage. It is also possible to handle an even wider range than is possible with fixed counts by making the speed discriminator count and the VCO divisor switchable.

The components connected to the R, C, and FIL pins must be connected with lines to their ground pins (pins 29 and 30) that are as short as possible.

## 3. Output Drive Circuit

To reduce power loss in the output, this IC adopts the direct PWM drive technique. The output transistors (which are external to the IC) are always saturated when on, and the motor drive output is adjusted by changing the duty with which the output is on. The PWM switching is performed on the high side for each phase (UH, VH, and WH). The PWM switching side in the output can be selected to be either the high or low side depending on how the external transistors are connected.

#### 4. Current Limiter Circuit

The current limiter circuit limits the (peak) current at the value  $I = V_{RF}/R_f$  ( $V_{RF} = 0.26$  V (typical),  $R_f$ : current detection resistor). The current limitation operation consists of reducing the output duty to suppress the current. High accuracy detection can be achieved by connecting the RF and RFGND pin lines near the ends of the current detection resistor (Rf).

#### 5. Speed Lock Range

The speed lock range is  $\pm 6.25\%$  of the fixed speed. When the motor speed is in the lock range, the LD pin (an open collector output) goes low. If the motor speed goes out of the lock range, the motor on duty is adjusted according to the speed error to control the motor speed to be within the lock range.

#### 6. Notes on the PWM Frequency

The PWM frequency is determined by the capacitor (F) connected to the PWM pin.

When  $V_{CC} = 6.3 \text{ V}$ :  $f_{PWM} \approx 1/(82000 \times \text{C})$ When  $V_{CC} = 5.0 \text{ V}$ :  $f_{PWM} \approx 1/(66000 \times \text{C})$ 

A PWM frequency of between 15 and 25 kHz is desirable. If the PWM frequency is too low, the motor may resonate at the PWM frequency during motor control, and if that frequency is in the audible range, that resonation may result in audible noise. If the PWM frequency is too high, the output transistor switching loss will increase. To make the circuit less susceptible to noise, the connected capacitors must be connected to the GND pin (pin 29 and pin 30) with lines that are as short as possible.

#### 7. Hall effect sensor input signals

An input amplitude of over 100 mV p-p is desirable in the Hall effect sensor inputs. The closer the input waveform is to a square wave, the lower the required input amplitude. Inversely, a higher input amplitude is required the closer the input waveform is to a triangular wave. Also note that the input DC voltage must be set to be within the common-mode input voltage range.

If noise on the Hall inputs is a problem, that noise must be excluded by inserting capacitors across the inputs. Those capacitors must be located as close as possible to the input pins.

When the Hall inputs for all three phases are in the same state, all the outputs will be in the off state.

If a Hall sensor IC is used to provide the Hall inputs, those signals can be input to one side (either the + or - side) of the Hall effect sensor signal inputs as 0 to VCC level signals if the other side is held fixed at a voltage within the common-mode input voltage range that applies when a Hall effect sensors are used.

#### 8. Forward/Reverse Switching

The motor rotation direction can be switched using the F/R pin. However, the following notes must be observed if the motor direction is switched while the motor is turning.

- This IC is designed to avoid through currents when switching directions. However, increases in the motor supply voltage (due to instantaneous return of motor current to the power supply) during direction switching may cause problems. The values of the capacitors inserted between power and ground must be increased if this increase is excessive.
- If the motor current after direction switching exceeds the current limit value, the PWM drive side outputs will be turned off, but the opposite side output will be in the short-circuit braking state, and a current determined by the motor back EMF voltage and the coil resistance will flow. Applications must be designed so that this current does not exceed the ratings of the output transistors used. (The higher the motor speed at which the direction is switched, the more severe this problem becomes.)

#### 9. Brake Switching

The LB11923V provides short-circuit braking implemented by turning the output transistors for the high side for all phases (UH, VH, and WH) on. (The opposite side transistors are turned off for all phases.) Note that the current limiter does not operate during braking. During braking, the duty is set to 100%, regardless of the motor speed. The current that flows in the output transistors during braking is determined by the motor back EMF voltage and the coil resistance. Applications must be designed so that this current does not exceed the ratings of the output transistors used. (The higher the motor speed at which braking is applied, the more severe this problem becomes.)

The braking function can be applied and released with the IC in the start state. This means that motor startup and stop control can be performed using the brake pin with the S/S pin held at the low level (the start state). If the startup time becomes excessive, it can be reduced by controlling motor startup and stop with the brake pin rather than with the S/S pin. (Since the IC goes to the power saving state when stopped, enough time for the VCO circuit to stabilize will be required at the beginning of the motor start operation.)

#### 10. Constraint Protection Circuit

The LB11923V includes an on-chip constraint protection circuit to protect the IC and the motor in motor constraint mode. If the LD output remains high (indicating the locked state) for a fixed period in the start state, the upper side (external) transistors are turned off. This time is set by the capacitance of the capacitor attached to the CROCK pin. A time of a few seconds can be set with a capacitance of under 0.1 µF.

When  $V_{CC} = 6.3 \text{ V}$ : The set time (in seconds) is  $37 \times \text{C} (\mu\text{F})$ 

When  $V_{CC} = 5.0 \text{ V}$ : The set time (in seconds) is  $30 \times \text{C}$  ( $\mu\text{F}$ )

To clear the rotor constrained protection state, the application must either switch to the stop state for a fixed period (about 1 ms or longer) or turn off and reapply power.

If the rotor constrained protection circuit is not used, a 220 k $\Omega$  resistor and a 1500 pF capacitor must be connected in parallel between the CSD pin and ground. However, in that case, the clock disconnect protection circuit described below will no longer function. Since the CSD pin also functions as the power-on reset pin, if the CSD pin were connected directly to ground, the IC would go to the power-on reset state and motor drive operation would remain off. The power-on reset state is cleared when the CSD pin voltage rises above a level of about 0.64 V.

#### 11. Clock Disconnect Protection Circuit

If the clock input goes to the no input state when the IC is in the start state, this protection circuit will operate and turn off the PWM output. If the clock is resupplied before the motor constraint protection circuit operates, the IC will return to the drive state, but if the motor constraint protection circuit does operate, the IC must either be set temporarily (approximately 1 ms or over) to the stop or brake state, or the power must be turned off and reapplied.

#### 12. Low-Voltage Protection Circuit

The LB11923V includes a low-voltage protection circuit to protect against incorrect operation when power is first applied or if the power-supply voltage ( $V_{CC}$ ) falls. The (external) all output transistors are turned off if  $V_{CC}$  falls under about 3.75 volts, and this function is cleared at about 4.0 volts.

#### 13. Power Supply Stabilization

Since this IC is used in applications that draw large output currents, the power-supply line is subject to fluctuations. Therefore, capacitors with capacitances adequate to stabilize the power-supply voltage must be connected between the  $V_{CC}$  pin and ground. If diodes are inserted in the power-supply line to prevent IC destruction due to reverse power supply connection, since this makes the power-supply voltage even more subject to fluctuations, even larger capacitors will be required.

#### 14. Ground Lines

The signal system ground and the output system ground must be separated and a single ground point must be taken at the connector. Since the output system ground carries large currents, this ground line must be made as short as possible.

Output system ground ... Ground for Rf and the output diodes

Signal system ground ... Ground for the IC and the IC external components

# 15. V<sub>REG</sub> Pin

If a motor drive system is formed from a single power supply, the  $V_{REG}$  pin (pin 1) can be used to create the power-supply voltage (about 6.3 V) for this IC. The  $V_{REG}$  pin is a shunt regulator and generates a voltage of about 7 volts by passing a current through an external resistor. A stable voltage can be generated by setting the current to value in the range 0.2 to 1.5 mA. The external transistors must have current capacities of at least 80 mA (to cover the  $I_{CC}$  + Hall bias current + output current <source> requirements) and they must have voltage handling capacities in excess of the motor power-supply voltage. Since the heat generated by these transistor may be a problem, heat sinks may be required depending on the packages used. If the IC power-supply voltage (4.4 to 7.0 V) is provided from an external circuit, apply that voltage directly to the  $V_{CC}$  pin(pin 37 and pin 38). In that case, the  $V_{REG}$  pin must either be left open or connected to ground.

#### 16. FG Amplifier

The FG amplifier is normally implemented as a filter amplifier such as that shown in the application circuits to reject noise. Since a clamp circuit has been added at the FG amplifier output, the output amplitude is clamped at about 3 V p-p, even if the gain is increased.

Since a Schmitt comparator is inserted after the FG amplifier, applications must set the gain so that the amplifier output amplitude is at least 250 mV p-p. (It is desirable that the gain be set so that the amplitude is over 0.5 V p-p at the lowest controlled speed to be used.)

The capacitor inserted between the FGIN<sup>+</sup> pin (pin 23) and ground is required for bias voltage stabilization. To make the connected capacitor as immune from noise as possible, connect this capacitor to the GND pin (pin 29 and pin 30) with a line that is as short as possible.

# 17. Integrating Amplifier

The integrating amplifier integrates the speed error pulses and the phase error pulses and converts them to a speed command voltage. At the same time it also sets the control loop gain and frequency characteristics using external components.

The integrating amplifier output (pin 15) is normally connected to the TOC pin (pin 16) using external wiring. In cases where it is necessary to switch the integration constant in an application that uses a wide speed range by isolating the integrating amplifier output and the PWM control circuit, this type of constant switching application can be implemented by adding external operational amplifier, analog switch, and other components.

In either case, the basic idea is that the operational amplifier output is connected to the TOC pin. (Note that voltages in excess of  $V_{CC} - 0.5 \text{ V}$  must not be applied to the TOC pin.)

#### 18. FIL Pin External Components

The capacitor inserted between the FIL pin and ground is used to suppress ripple on the FIL pin voltage. Therefore, application designers must select a capacitance value that provides fully adequate smoothing of the FIL pin voltage even at the lowest external clock input frequency used. Also, the FIL pin voltage convergence time (the time until the reference signal stabilizes) when the input clock frequency is switched is shortened by connecting a resistor and a capacitor in series between the FIL pin and ground. Therefore, designers must select values for the resistor and capacitor that give the required convergence time.

#### 19. R and C Pin External Components

The maximum range over which the reference signal frequency  $f_{VCO}$  can be varied when 5 V is used as the  $V_{CC}$  supply voltage is about a factor of three.

When it is desirable to make this range as wide as possible, since the values of the R pin external resistor (R) and the C pin external capacitor (C) are determined by the maximum value of the reference signal frequency ( $f_{VCO}1$ ) and the minimum value ( $V_{CC}L$ ) of the  $V_{CC}$  power supply due to unit-to-unit variations, R and C can be determined using the following procedure as a reference.

(1) Calculate R1 and C1 using the following formulas and determine values for R and C such that the conditions R ≤ R1 and C ≤ C1 will hold taking the sample-to-sample variations (including other issues such as temperature characteristics) into account.

R1 = 
$$(V_{CC}L - 2.2 \text{ V}) / 280 \mu\text{A}$$
  
C1 =  $(280 \mu\text{A} / 0.9 \text{ V}) \times (1/f_{VCO}1) \times 0.7$ 

(2) The minimum value ( $f_{VCO}$ 2) for the reference signal frequency that can be set for the R and C values determined in step (1) can be calculated from the following formula if we let R2 and C2 be the smallest values for R and C due to the sample-to-sample variations (including other issues such as temperature characteristics). Therefore, the range over which the reference signal frequency can be set is  $f_{VCO}$ 1 to  $f_{VCO}$ 2.

$$f_{VCO}2 = 0.38 / (R2 \times C2)$$

- (3) The following are the conditions that must be met and the points that require care when determining the values of the external components connected to the R and C pins.
  - 1. The maximum value of the set reference signal frequency must not exceed 1 MHz.
  - 2. The R pin voltage and the FIL pin voltage must be in the range 0.3 V to (V<sub>CC</sub>L 2.2 V). (V<sub>CC</sub>L is the lowest value of the V<sub>CC</sub> supply voltage given the unit-to-unit variations. V<sub>CC</sub>L is always greater than or equal to 4.4 V.) However, the lower the R pin voltage, the more susceptible the system will be to ground line noise, and the reference signal frequency may become unstable as a result. Therefore the lower end of the R pin voltage range must not be used if there is much ground line noise in the system.
  - 3. Set the value of the R pin external resistor to a value in the range 6.8 k $\Omega$  to 15 k $\Omega$ . Also, assure that the R pin current remains under 280  $\mu$ A.
  - 4. Set the value of the C pin external capacitor to a value in the range 150 pF to 1000 pF.
  - 5. When it is desirable to make the range of the reference signal frequency as wide as possible, set the values of R and C to the largest possible values. (However, those values must be lower than the calculated values R1 and C1.) Use components with the smallest sample-to-sample variations possible. The V<sub>CC</sub> voltage must be made as much higher than 5 V as possible by, for example, using this IC's VREG pin (7 V shunt regulator), to acquire the widest possible range for the reference signal frequency.

#### 20. NC pin

Since the NC pins are electrically open with respect to the IC itself, they can be used as intermediate connection points for lines in the PCB pattern.

- Specifications of any and all SANYO Semiconductor products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Semiconductor Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor products (including technical data,services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Semiconductor Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO Semiconductor believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of December, 2006. Specifications and information herein are subject to change without notice.