# SN54ABT374, SN74ABT374A <br> OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS <br> SCBS111F - FEBRUARY 1991 - REVISED JUNE 1996 

- State-of-the-Art EPIC-IIB ${ }^{\text {TM }}$ BiCMOS Design Significantly Reduces Power Dissipation
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- Typical $\mathrm{V}_{\text {OLP }}$ (Output Ground Bounce) $<1$ V at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- High-Drive Outputs ( $-32-\mathrm{mA} \mathrm{I}_{\mathrm{OH}, 64-m A} \mathrm{IOL}^{\text {) }}$
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model ( $\mathrm{C}=200 \mathrm{pF}, \mathrm{R}=\mathbf{0}$ )
- Package Options Include Plastic Small-Outline (DW) and Shrink Small-Outline (DB) Packages, Ceramic Chip Carriers (FK), and Plastic (N) and Ceramic (J) DIPs, and Ceramic Flat (W) Packages


## description

These 8 -bit flip-flops feature 3 -state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
The eight flip-flops of the SN54ABT374 and SN74ABT374A are edge-triggered D-type flipflops. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels that were set up at the data (D) inputs.

SN54ABT374 . . . J OR W PACKAGE
SN74ABT374A ... DB, DW, OR N PACKAGE (TOP VIEW)

| $\overline{\mathrm{OE}} \mathrm{C}_{1}$ |  |  |
| :---: | :---: | :---: |
| 1Q 2 | 19 | ] 8Q |
| 12 3 | 18 | 8D |
| 2 D | 17 | 7 D |
| 2Q[5 | 16 | ${ }_{6} 7 \mathrm{Q}$ |
| 3Q [6 | 15 | [] 6Q |
| 3 D 7 | 14 | 4] 6D |
| 4D 8 | 13 | 5D |
| 4Q 9 | 12 | [5Q |
| GND [10 |  |  |

SN54ABT374 . . FK PACKAGE (TOP VIEW)


A buffered output-enable ( $\overline{\mathrm{OE}})$ input can be used to place the eight outputs in either a normal logic state (high or low) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. $\overline{O E}$ does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, $\overline{\mathrm{OE}}$ should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
The SN74ABT374A is available in Tl's shrink small-outline package, which provides the same I/O pin count and functionality of standard small-outline packages in less than half the printed-circuit-board area.

The SN54ABT374 is characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The SN74ABT374A is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

FUNCTION TABLE
(each flip-flop)

| INPUTS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: |
| $\overline{\text { OE }}$ | CLK | D | Q |
| L | $\uparrow$ | $H$ | $H$ |
| $L$ | $\uparrow$ | $L$ | $L$ |
| $L$ | $H$ or $L$ | $X$ | $Q_{0}$ |
| $H$ | $X$ | $X$ | $Z$ |

logic symbol†

† This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)



To Seven Other Channels

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\ddagger$

Supply voltage range, $\mathrm{V}_{\mathrm{CC}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to 7 V
Input voltage range, $\mathrm{V}_{\mathrm{I}}$ (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to 7 V
Voltage range applied to any output in the high state or power-off state, $\mathrm{V}_{\mathrm{O}} \ldots \ldots . \ldots .$.
Current into any output in the low state, $\mathrm{I}_{\mathrm{O}}:$ SN54ABT374 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 mA SN74ABT374A ................................................... . . . 128 mA
Input clamp current, $\mathrm{l}_{\mathrm{IK}}\left(\mathrm{V}_{\mathrm{I}}<0\right)$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 mA
Output clamp current, $\mathrm{I}_{\mathrm{OK}}\left(\mathrm{V}_{\mathrm{O}}<0\right)$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -50 mA
Maximum power dissipation at $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$ (in still air) (see Note 2): DB package . . . . . . . . . . . . . . . . . . . 0.6 W
DW package ........................ 1.6 W
N package . . . . . . . . . . . . . . . . . . . . 1.3 W

$\ddagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stressratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
2. The maximum package power dissipation is calculated using a junction temperature of $150^{\circ} \mathrm{C}$ and a board trace length of 750 mils, except for the $N$ package, which has a trace length of zero. For more information, refer to the Package Thermal Considerations application note in the ABT Advanced BiCMOS Technology Data Book.

## SN54ABT374, SN74ABT374A OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS <br> SCBS111F - FEBRUARY 1991 - REVISED JUNE 1996

## recommended operating conditions (see Note 3)

|  |  |  | SN54ABT374 |  | SN74ABT374A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 4.5 | 5.5 | 4.5 | 5.5 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  | 2 |  | 2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{I}}$ | Input voltage |  | 0 | $\mathrm{V}_{\mathrm{CC}}$ | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| ${ }^{\text {IOH }}$ | High-level output current |  |  | -24 |  | -32 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 48 |  | 64 | mA |
| $\Delta t / \Delta v$ | Input transition rise or fall rate | Outputs enabled |  | 5 |  | 5 | ns/V |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature |  | -55 | 125 | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

NOTE 3: Unused inputs must be held high or low to prevent them from floating.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)


[^0]timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|  |  |  |  | SN54A | T374 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}= \\ & \mathrm{T}_{\mathrm{A}}= \end{aligned}$ | $5 \mathrm{~V},$ | MIN | MAX | UNIT |
|  |  |  | MIN | MAX |  |  |  |
| $\mathrm{f}_{\text {clock }}$ | Clock frequency |  | 0 | 150 | 0 | 150 | MHz |
| $\mathrm{t}_{\mathrm{w}}$ | Pulse duration | CLK high or low | 3.3 |  | 3.3 |  | ns |
|  |  | Data high | 2 |  | 2.5 |  |  |
| $t_{\text {su }}$ | Setup time before CLK | Data low | 2 |  | 2.5 |  |  |
| th | Hold time after CLK $\uparrow$ | Data high or low | 2 |  | 2.5 |  | ns |

timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|  |  |  |  | SN74A | 374A |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~T}_{\mathrm{A}}= \end{aligned}$ | $5 \mathrm{~V},$ | MIN | MAX | UNIT |
|  |  |  | MIN | MAX |  |  |  |
| $\mathrm{f}_{\text {clock }}$ | Clock frequency |  | 0 | 150 | 0 | 150 | MHz |
| $\mathrm{t}_{\mathrm{w}}$ | Pulse duration | CLK high or low | 3.3 |  | 3.3 |  | ns |
|  |  | Data high | 1 |  | 1 |  |  |
| tsu | Setup time before CLK | Data low | 1.9 |  | 1.9 |  |  |
| $\mathrm{th}_{\mathrm{h}}$ | Hold time after CLK $\uparrow$ | Data high or low | $2.1{ }^{+}$ |  | $2.1 \dagger$ |  | ns |

$\dagger$ This data sheet limit may vary among suppliers.
switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | SN54ABT374 |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | MIN | MAX |  |
|  |  |  | MIN | TYP | MAX |  |  |  |
| ${ }_{\text {f max }}$ |  |  | 150 | 200 |  | 150 |  | MHz |
| tPLH | CLK | Q | 2.2 | 4.2 | 5.7 | 1.8 | 6.6 | ns |
| tPHL |  |  | 3.1 | 5.1 | 6.6 | 2.6 | 7.6 |  |
| tPZH | $\overline{O E}$ | Q | 1.2 | 3.2 | 4.7 | 0.8 | 5.7 | ns |
| tPZL |  |  | 2.3 | 4.7 | 6.2 | 1.5 | 7.2 |  |
| tPHZ | $\overline{O E}$ | Q | 2.3 | 4.5 | 6.1 | 1.3 | 7.2 | ns |
| tpLZ |  |  | 1.9 | 4.5 | 6 | 1 | 7 |  |

switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER | FROM (INPUT) | $\begin{gathered} \text { TO } \\ \text { (OUTPUT) } \end{gathered}$ | SN74ABT374A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | MIN | MAX |  |
|  |  |  | MIN | TYP | MAX |  |  |  |
| $f_{\text {max }}$ |  |  | 150 | 200 |  | 150 |  | MHz |
| tPLH | CLK | Q | 2.2 | 4.2 | 5.7 | 2.2 | 6.2 | ns |
| tPHL |  |  | 3.1 | 5.1 | 6.6 | 3.1 | 7.1 |  |
| tPZH | $\overline{O E}$ | Q | 1.2 | 3.2 | 4.7 | 1.2 | 5.2 | ns |
| tPZL |  |  | 2.7 | 4.7 | 6.2 | 2.7 | 6.7 |  |
| tPHZ | $\overline{O E}$ | Q | 2.5 | 4.5 | 6 | 2.5 | $6.7 \dagger$ | ns |
| tplZ |  |  | 2 | 4.5 | 6 | 2 | 6.5 |  |

$\dagger$ This data sheet limit may vary among suppliers.

## PARAMETER MEASUREMENT INFORMATION


A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns}$.
D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.


[^0]:    * On products compliant to MIL-PRF-38535, this parameter does not apply.
    $\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
    $\ddagger$ This data sheet limit may vary among suppliers.
    § Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
    I This is the increase in supply current for each input that is at the specified TTL voltage level rather than $V_{C C}$ or GND.

