

# ICF 1ME

## Standard

| Customer:       |  |
|-----------------|--|
| Customer        |  |
| Part<br>Number: |  |
| Innodisk        |  |
| Part<br>Number: |  |
| Innodisk        |  |
| Model Name:     |  |
| Date:           |  |

| Innodisk | Customer |
|----------|----------|
| Approver | Approver |
|          |          |

The Total Solution For Industrial Flash Storage

## Table of contents

| 1. IN | ITRO  | DUCTION                                                  | 9             |
|-------|-------|----------------------------------------------------------|---------------|
| 2. FE | EATUI | RES                                                      | 9             |
| 3. PI | IN AS | SIGNMENT                                                 |               |
| 4. PI | IN DE | SCRIPTION                                                | 13            |
| 5. SF | PECIF | ICATIONS                                                 | 20            |
| 5.1   | CE AN | ND FCC COMPATIBILITY                                     |               |
| 5.2   | RoHS  | COMPLIANCE                                               |               |
| 5.3   | Envif | CONMENTAL SPECIFICATIONS                                 |               |
| 5.3   | 3.1   | Temperature Ranges                                       |               |
| 5.3   | 3.2   | Humidity                                                 |               |
| 5.3   | 3.3   | Shock and Vibration                                      |               |
| 5.3   | 3.4   | Mean Time between Failures (MTBF)                        |               |
| 5.3   | 3.5   | Write Protect Function Support                           |               |
| 5.3   | 3.6   | Wear-Leveling                                            |               |
| 5.3   | 3.7   | <i>TBW</i>                                               |               |
| 5.3   | 3.8   | Mechanical Dimensions                                    |               |
| 5.4   | ELECT | RICAL SPECIFICATIONS                                     |               |
| 5.4   | 4.1   | DC Characteristic                                        |               |
| 5.4   | 4.2   | Timing Specifications                                    |               |
| 5.5   | TRAN  | SFER FUNCTION                                            |               |
| 5.5   | 5.1   | True IDE Mode I/O Transfer Function                      |               |
| 5.6   | CONF  | IGURATION REGISTER                                       |               |
| 5.6   | 5.1   | Configuration Option Register (200h in Attribute Memory) |               |
| 5.6   | 5.2   | Pin Replacement register (204h in Attribute Memory)      |               |
| 5.6   | 5.3   | Socket and Copy Register (206h in Attribute Memory)      |               |
| 5.7   | SOFT  | NARE INTERFACE                                           |               |
| 5.7   | 7.1   | True IDE Mode Addressing                                 |               |
| 5.7   | 7.2   | CF-ATA Register                                          |               |
| 5.8   | Hard  | WARE RESET                                               |               |
| 5.9   | Powe  | R ON RESET                                               |               |
| 5.10  | SUPPO | DRT IDE COMMANDS                                         |               |
| 5.1   | 10.1  | Check power mode -E5h                                    |               |
| 5.1   | 10.2  | Execute Device Diagnostic - 90h                          |               |
| 5.1   | 10.3  | Flush Cache- E7h                                         |               |
| 5.1   | 10.4  | Identify Device- Ech                                     |               |
| 5.1   | 10.5  | Idle -97H or E3H                                         |               |
| 2     |       | Rev 1.6                                                  | TPS,DEC. 2016 |

#### iCF 1ME

| 5.10.6   | Idle immediate - 95H or E1H    | . 50 |
|----------|--------------------------------|------|
| 5.10.7   | Read Buffer - E4h              | . 51 |
| 5.10.8   | Read DMA - C8h                 | . 51 |
| 5.10.9   | Read Sector(s) - 20h           | . 52 |
| 5.10.10  | Read Verify Sector(s) - 40h    | . 53 |
| 5.10.11  | Set Features - Efh             | . 53 |
| 5.10.12  | Set Multiple Mode – C6h        | . 54 |
| 5.10.13  | Set Sleep Mode –E6h            | . 55 |
| 5.10.14  | Standby –E2h                   | . 55 |
| 5.10.15  | Standby Immediate –E0h         | . 56 |
| 5.10.16  | Write Buffer – E8h             | . 56 |
| 5.10.17  | Write DMA – Cah                | . 57 |
| 5.10.18  | Write Multiple- C5h            | . 57 |
| 5.10.19  | Write Sector(s) – 30h          | . 60 |
| 5.10.20  | Security Set Password- F1h     | . 61 |
| 5.10.21  | Security Unlock- F2h           | . 64 |
| 5.10.22  | Security Erase Prepare- F3h    | . 66 |
| 5.10.23  | Security Erase Unit- F4h       | . 67 |
| 5.10.24  | Security Freeze Lock- F5h      | . 70 |
| 5.10.25  | Security Disable Password- F6h | . 72 |
| 5.10.26  | SMART                          | . 74 |
| 5.10.27  | SMART Read Data                | . 74 |
| 5.10.28  | SMART ENABLE OPERATIONS        | . 76 |
| 5.10.29  | SMART DISABLE OPERATIONS       | . 77 |
| 6. DEVIC | E PARAMETERS                   | 79   |
| 7. INNOC | DISK PART NUMBER RULE          | 80   |

#### **REVISION HISTORY**

| Revision | Description                                  | Date            |  |
|----------|----------------------------------------------|-----------------|--|
| Rev 1.0  | First release version                        | March. 2014     |  |
| Rev 1.1  | Modify device parameter                      | June. 2014      |  |
| Rev 1.2  | Modify PN rule.                              | August. 2014    |  |
| Rev 1.3  | 1. Add 128GB                                 | September. 2014 |  |
|          | 2. Add E-mark certification                  |                 |  |
|          | 3. Add SAEJ1113 Report                       |                 |  |
| Rev 1.4  | Add Toshiba 15nm Flash support & performance | DEC. 2015       |  |
|          | Add TBW table                                |                 |  |
| Rev 1.5  | Edit Pin assignment                          | Aug. 2016       |  |
| Rev 1.6  | Revised Capacity                             | Dec. 2016       |  |

| List of Tables                                              |               |
|-------------------------------------------------------------|---------------|
| TABLE 1: A19NM MLC PERFORMANCE                              |               |
| TABLE 2: 15NM MLC PERFORMANCE                               |               |
| TABLE 3: ICF 1ME PIN ASSIGNMENTS                            | 11            |
| TABLE 4: ICF 1ME PIN DESCRIPTION                            |               |
| TABLE 5: SHOCK/VIBRATION TEST FOR ICF 1ME                   |               |
| TABLE 6: ICF 1ME MTBF                                       |               |
| TABLE 7: TRUE IDE PIO MODE READ/WRITE TIMING                |               |
| TABLE 8: TRUE IDE MULTIWORD DMA READ/WRITE TIMING           |               |
| TABLE 9: TIMING DIAGRAM, ULTRA DMA MODE 0-6                 |               |
| TABLE 10: TRUE IDE MODE I/O FUNCTION                        |               |
| TABLE 11: CONFIGURATION OPTION REGISTER                     |               |
| TABLE 12: INFORMATION FOR CONFIGURATION OPTION REGISTER     |               |
| TABLE 13: PIN REPLACEMENT REGISTER                          |               |
| TABLE 14: INFORMATION FOR PIN REPLACEMENT REGISTER          |               |
| TABLE 15: SOCKET AND COPY REGISTER                          |               |
| TABLE 16: INFORMATION FOR SOCKET AND COPY REGISTER          |               |
| TABLE 17: TRUE IDE MODE I/O DECODING                        |               |
| TABLE 18: DATA REGISTER                                     |               |
| TABLE 19: ERROR REGISTER                                    |               |
| TABLE 20: FEATURE REGISTER                                  |               |
| TABLE 21: SECTOR COUNT REGISTER                             |               |
| TABLE 22: SECTOR NUMBER REGISTER                            |               |
| TABLE 23: CYLINDER LOW REGISTER                             |               |
| TABLE 24: CYLINDER HIGH REGISTER                            |               |
| TABLE 25: DEVICE/HEAD REGISTER                              |               |
| TABLE 26: STATUS REGISTER                                   |               |
| TABLE 27: DEVICE CONTROL REGISTER                           |               |
| TABLE 28: DRIVE ADDRESS REGISTER                            |               |
| TABLE 29: TIMING DIAGRAM, HARDWARE RESET                    |               |
| TABLE 30: TIMING DIAGRAM, POWER ON RESET                    |               |
| TABLE 31: IDE COMMANDS                                      |               |
| TABLE 32: CHECK POWER MODE INFORMATION                      |               |
| TABLE 33: EXECUTE DEVICE DIAGNOSTIC INFORMATION             |               |
| TABLE 34: DIAGNOSTIC                                        |               |
| TABLE 35: Flush cache command for inputs information        |               |
| TABLE 36: Flush cache command for normal output information |               |
| TABLE 37: Flush cache command for error output information  |               |
| TABLE 38: IDENTIFY DEVICE INFORMATION                       |               |
| 5 Rev 1.6                                                   | TPS,DEC. 2016 |

| TABLE 39: IDENTIFY DEVICE INFORMATION                                 |                 |
|-----------------------------------------------------------------------|-----------------|
| TABLE 40: IDLE INFORMATION                                            |                 |
| TABLE 41: IDLE IMMEDIATE INFORMATION                                  |                 |
| TABLE 42: READ BUFFER INFORMATION                                     |                 |
| TABLE 43: READ DMA INFORMATION                                        |                 |
| TABLE 44: READ SECTOR INFORMATION                                     |                 |
| TABLE 45: Read verify sector information                              |                 |
| TABLE 46: SET FEATURE INFORMATION                                     |                 |
| TABLE 47: FEATURE SUPPORTED                                           |                 |
| TABLE 48: SET MULTIPLE MODE INFORMATION                               |                 |
| TABLE 49: SET SLEEP MODE INFORMATION                                  | 55              |
| TABLE 50: STANDBY INFORMATION                                         | 55              |
| TABLE 51: STANDBY IMMEDIATE INFORMATION                               |                 |
| TABLE 52: WRITE BUFFER INFORMATION                                    |                 |
| TABLE 53: WRITE DMA INFORMATION                                       | 57              |
| TABLE 54: WRITE MULTIPLE COMMAND FOR INPUTS INFORMATION               | 58              |
| TABLE 55: WRITE MULTIPLE COMMAND FOR NORMAL OUTPUT INFORMATION        |                 |
| TABLE 56: WRITE MULTIPLE COMMAND FOR NORMAL OUTPUT INFORMATION        | 59              |
| TABLE 57: WRITE SECTOR INFORMATION                                    |                 |
| TABLE 58: SECURITY SET PASSWORD COMMAND FOR INPUTS INFORMATION        | 61              |
| TABLE 59: SECURITY SET PASSWORD COMMAND FOR NORMAL OUTPUTS INFORM     | <b>ATION</b> 62 |
| TABLE 60: SECURITY SET PASSWORD COMMAND FOR ERROR OUTPUTS INFORMATION | <b>TION</b> 62  |
| TABLE 61: SECURITY SET PASSWORD COMMAND'S DATA CONTENT                |                 |
| TABLE 62: SECURITY SET PASSWORD COMMAND'S IDENTIFIER AND SECURITY L   | EVEL BIT        |
| INTERACTION                                                           |                 |
| TABLE 63: SECURITY UNLOCK COMMAND FOR INPUTS INFORMATION              |                 |
| TABLE 64: SECURITY UNLOCK COMMAND FOR INPUTS INFORMATION              | 64              |
| TABLE 65: SECURITY UNLOCK COMMAND FOR INPUTS INFORMATION              |                 |
| TABLE 66: Security erase prepare command for inputs information       | 66              |
| TABLE 67: SECURITY ERASE PREPARE COMMAND FOR NORMAL OUTPUTS INFORM    | IATION 66       |
| TABLE 68: SECURITY ERASE PREPARE COMMAND FOR ERROR OUTPUTS INFORMA    | <b>TION</b> 67  |
| TABLE 69: SECURITY ERASE UNIT COMMAND FOR INPUTS INFORMATION          |                 |
| TABLE 70: SECURITY ERASE UNIT COMMAND FOR NORMAL OUTPUTS INFORMATI    | <b>ON</b> 68    |
| TABLE 71: SECURITY ERASE UNIT COMMAND FOR ERROR OUTPUTS INFORMATIO    |                 |
| TABLE 72: SECURITY ERASE UNIT PASSWORD INFORMATION                    |                 |
| TABLE 73: SECURITY FREEZE LOCK FOR INPUTS INFORMATION                 |                 |
| TABLE 74: SECURITY FREEZE LOCK FOR NORMAL OUTPUTS INFORMATION         |                 |
| TABLE 75: SECURITY FREEZE LOCK FOR ERROR OUTPUTS INFORMATION          |                 |
| TABLE 76: SECURITY DISABLE PASSWORD COMMAND FOR INPUTS INFORMATION    |                 |
| 6 Rev 1.6                                                             | TPS,DEC. 2016   |

| TABLE 77: Security disable password command for normal outputs information73        |
|-------------------------------------------------------------------------------------|
| <b>TABLE 78: SECURITY DISABLE PASSWORD COMMAND FOR ERROR OUTPUTS INFORMATION</b> 73 |
| TABLE 79: SECURITY DISABLE PASSWORD COMMAND CONTENT         74                      |
| TABLE 80: SMART FEATURE REGISTER VALUES                                             |
| TABLE 81: SMART COMMAND FOR INPUTS INFORMATION         75                           |
| TABLE 82: SMART COMMAND FOR NORMAL OUTPUTS INFORMATION                              |
| TABLE 83: SMART DATA STRUCTURE                                                      |
| TABLE 84: SMART ENABLE COMMAND FOR INPUTS INFORMATION                               |
| TABLE 85: SMART COMMAND FOR NORMAL OUTPUTS INFORMATION                              |
| TABLE 86: SMART DISABLE COMMAND FOR INPUTS INFORMATION         77                   |
| TABLE 87: SMART COMMAND FOR NORMAL OUTPUTS INFORMATION                              |
| TABLE 88: DEVICE PARAMETER   79                                                     |

### **List of Figures**

| FIGURE 1: MECHANICAL DIMENSION OF ICF 1ME               | 22 |
|---------------------------------------------------------|----|
| FIGURE 2: READ/WRITE TIMING DIAGRAM, PIO MODE           | 23 |
| FIGURE 3: TRUE IDE MULTIWORD DMA MODE READ/WRITE TIMING | 24 |
| FIGURE 4: TIMING DIAGRAM, POWER ON RESET                | 35 |

## 1. Introduction

The Innodisk Industrial CompactFlash<sup>®</sup> 1ME Memory Card (iCF 1ME) products provide high capacity solid-state flash memory that electrically complies with the True IDE Mode that is electrically compatible with an IDE disk drive. The original CF form factor card can be used in any system that has a CF slot. Designed to replace traditional rotating disk drives, Innodisk Industrial CompactFlash<sup>®</sup> 1ME Memory Cards are embedded solid-state data storage systems for mobile computing and the industrial work place. The Industrial CompactFlash<sup>®</sup> 1ME (iCF 1ME) support advanced PIO (0-6), Multiword DMA (0-4), Ultra DMA (0-7) transfer mode, multi-sector transfers, and LBA addressing.

## 2. Features

The Industrial ATA products provide the following system features:

- Capacities:
  - with A19nm MLC: 4GB/8GB/16GB/32GB/64GB/128GB
  - with 15nm MLC: 8GB/16GB/32GB/64GB/128GB/256GB
- Fully compatible with CompactFlash<sup>®</sup> specification version 6.0
- Fully compatible with PC Card Standard.
- Fully compatible with the IDE standard interface, ATA Standard
- Three access modes
  - True IDE Mode
  - PC Card Memory Mode
  - PC Card I/O Mode
- ECC (Error Correction Code) function: 72 bits/ per 1 Kbyte
- +3.3V/+5V single power supply operation
- Support Auto Stand-by and Sleep Mode.
- Power Consumption

```
- Active mode
```

```
- 5V:
```

```
Read: 148mA(typ)
```

```
Write : 155mA(typ)
```

```
Idle : 4mA(typ)
```

- 3.3V:

9

```
Read : 130mA(typ)
```

```
Write: 145mA(typ)
```

```
Idle: 4mA(typ)
```

• Support transfer modes: PIO(0-6), Multiword DMA (0-4) and Ultra DMA(0-7)



• R/W performance:

| Flash type | Capacity | Max. Read (MB/s) | Max. Write (MB/s) |  |
|------------|----------|------------------|-------------------|--|
| A19nm MLC  | 4GB      | 75               | 10                |  |
|            | 8GB      | 85               | 20                |  |
|            | 16GB     | 110              | 40                |  |
|            | 32GB     | 110              | 65                |  |
|            | 64GB     | 110              | 65                |  |
|            | 128GB    | 110              | 75                |  |

#### Table 1: A19nm MLC Performance

#### Table 2: 15nm MLC Performance

| Flash type | Capacity | Max. Read (MB/s) | Max. Write (MB/s) |  |
|------------|----------|------------------|-------------------|--|
| 15nm MLC   | 8GB      | 75               | 25                |  |
|            | 16GB     | 80               | 25                |  |
|            | 32GB     | 110              | 45                |  |
|            | 64GB     | 110              | 75                |  |
|            | 128GB    | 110              | 75                |  |
|            | 256GB    | 110              | 110               |  |

- Operating temperature range:
  - Standard Grade: 0°C ~ +70°C
  - Industrial Grade: -40°C ~ +85°C
- Storage temperature range: -55°C ~ +95°C

## 3. Pin Assignment

See Table 1 for iCF 1ME pin assignments.

| PC Card Memory Mode |                  |     | PC Card I/O Mode |                  |     | True IDE Mode |                  |     |
|---------------------|------------------|-----|------------------|------------------|-----|---------------|------------------|-----|
| Pin<br>No.          | Name             | I/O | Pin<br>No.       | Name             | I/O | Pin<br>No.    | Name             | I/O |
| 1                   | GND              |     | 1                | GND              |     | 1             | GND              |     |
| 2                   | D03              | I/O | 2                | D03              | I/O | 2             | D03              | I/O |
| 3                   | D04              | I/O | 3                | D04              | I/O | 3             | D04              | I/O |
| 4                   | D05              | I/O | 4                | D05              | I/O | 4             | D05              | I/O |
| 5                   | D06              | I/O | 5                | D06              | I/O | 5             | D06              | I/O |
| 6                   | D07              | I/O | 6                | D07              | I/O | 6             | D07              | I/O |
| 7                   | -CE1             | Ι   | 7                | -CE1             | I   | 7             | -CS0             | I   |
| 8                   | A10              | Ι   | 8                | A10              | I   | 8             | A10 <sup>2</sup> | I   |
| 9                   | -OE              | Ι   | 9                | -OE              | I   | 9             | -ATA SEL         | I   |
| 10                  | A09              | Ι   | 10               | A09              | I   | 10            | A09 <sup>2</sup> | I   |
| 11                  | A08              | Ι   | 11               | A08              | I   | 11            | A08 <sup>2</sup> | I   |
| 12                  | A07              | Ι   | 12               | A07              | I   | 12            | A07 <sup>2</sup> | I   |
| 13                  | VCC              |     | 13               | VCC              |     | 13            | VCC              |     |
| 14                  | A06              | Ι   | 14               | A06              | I   | 14            | A06 <sup>2</sup> | I   |
| 15                  | A05              | I   | 15               | A05              | I   | 15            | A05 <sup>2</sup> | I   |
| 16                  | A04              | Ι   | 16               | A04              | I   | 16            | A04 <sup>2</sup> | I   |
| 17                  | A03              | Ι   | 17               | A03              | I   | 17            | A03 <sup>2</sup> | I   |
| 18                  | A02              | Ι   | 18               | A02              | I   | 18            | A02              | I   |
| 19                  | A01              | Ι   | 19               | A01              | I   | 19            | A01              | I   |
| 20                  | A00              | Ι   | 20               | A00              | I   | 20            | A00              | I   |
| 21                  | D00              | I/O | 21               | D00              | I/O | 21            | D00              | I/O |
| 22                  | D01              | I/O | 22               | D01              | I/O | 22            | D01              | I/O |
| 23                  | D02              | I/O | 23               | D02              | I/O | 23            | D02              | I/O |
| 24                  | WP               | 0   | 24               | -IOIS16          | 0   | 24            | -IOCS16          | 0   |
| 25                  | -CD2             | 0   | 25               | -CD2             | 0   | 25            | -CD2             | 0   |
| 26                  | -CD1             | 0   | 26               | -CD1             | 0   | 26            | -CD1             | 0   |
| 27                  | D11 <sup>1</sup> | I/O | 27               | D11 <sup>1</sup> | I/O | 27            | D11 <sup>1</sup> | I/O |
| 28                  | D12 <sup>1</sup> | I/O | 28               | D12 <sup>1</sup> | I/O | 28            | D12 <sup>1</sup> | I/O |
| 29                  | D13 <sup>1</sup> | I/O | 29               | D13 <sup>1</sup> | I/O | 29            | D13 <sup>1</sup> | I/O |
| 30                  | D14 <sup>1</sup> | I/O | 30               | D14 <sup>1</sup> | I/O | 30            | D14 <sup>1</sup> | I/O |

#### Table 3: iCF 1ME Pin Assignments

iCF 1ME

| 31 | D15 <sup>1</sup>       | I/O | 31 | D15 <sup>1</sup>       | I/O | 31  | D15 <sup>1</sup>      | I/O |  |
|----|------------------------|-----|----|------------------------|-----|-----|-----------------------|-----|--|
| 32 | -CE2 <sup>1</sup>      | Ι   | 32 | -CE2 <sup>1</sup>      | Ι   | 32  | -CS1 <sup>1</sup>     | Ι   |  |
| 33 | -VS1                   | 0   | 33 | -VS1                   | 0   | 33  | -VS1                  | 0   |  |
|    | -IORD                  |     |    | -IORD                  |     |     | -IORD <sup>7</sup>    |     |  |
| 34 | HSTROBE <sup>10</sup>  | I   | 34 | HSTROBE <sup>10</sup>  | Ι   | 34  | HSTROBE <sup>8</sup>  | Ι   |  |
|    | HDMARDY <sup>11</sup>  |     |    | HDMARDY <sup>11</sup>  |     |     | -HDMARDY <sup>9</sup> |     |  |
| 35 | -IOWR                  |     | 35 | -IOWR                  | т   | 35  | -IOWR <sup>7</sup>    | т   |  |
| 30 | STOP <sup>10,11</sup>  | I   | 35 | STOP <sup>10,11</sup>  | I   | 30  | STOP <sup>8, 9</sup>  | Ι   |  |
| 36 | -WE                    | I   | 36 | -WE                    | Ι   | 36  | -WE <sup>3</sup>      | Ι   |  |
| 37 | READY                  | 0   | 37 | -IREQ                  | 0   | 37  | INTRQ                 | 0   |  |
| 38 | VCC                    |     | 38 | VCC                    |     | 38  | VCC                   |     |  |
| 39 | -CSEL <sup>5</sup>     | I   | 39 | -CSEL <sup>5</sup>     | Ι   | 39  | -CSEL                 | Ι   |  |
| 40 | -VS2                   | 0   | 40 | -VS2                   | 0   | 40  | -VS2                  | 0   |  |
| 41 | RESET                  | I   | 41 | RESET                  | Ι   | 41  | -RESET                | Ι   |  |
|    | -WAIT                  | 0   |    | -WAIT                  | 0   | 42  | IORDY <sup>7</sup>    |     |  |
| 42 | -DDMARDY <sup>10</sup> |     | 42 | -DDMARDY <sup>10</sup> |     |     | -DDMARDY <sup>8</sup> | 0   |  |
|    | DSTROBE <sup>11</sup>  |     |    | DSTROBE <sup>11</sup>  |     |     | DSTROBE <sup>9</sup>  |     |  |
| 43 | -INPACK                | 0   | 42 | -INPACK                | 0   | 42  | DMADO                 | 0   |  |
| 43 | -DMARQ <sup>12</sup>   | 0   | 43 | -DMARQ <sup>12</sup>   | 0   | 43  | DMARQ                 | 0   |  |
| 44 | -REG                   | т   | 44 | -REG                   | т   | 4.4 |                       | т   |  |
| 44 | -DMACK <sup>12</sup>   | I   | 44 | DMACK <sup>12</sup>    | I   | 44  | -DMACK <sup>6</sup>   | Ι   |  |
| 45 | BVD2                   | 0   | 45 | -SPKR                  | 0   | 45  | -DASP                 | I/O |  |
| 46 | BVD1                   | 0   | 46 | -STSCHG                | 0   | 46  | -PDIAG                | I/O |  |
| 47 | D08 <sup>1</sup>       | I/O | 47 | D08 <sup>1</sup>       | I/O | 47  | D08 <sup>1</sup>      | I/O |  |
| 48 | D09 <sup>1</sup>       | I/O | 48 | D09 <sup>1</sup>       | I/O | 48  | D09 <sup>1</sup>      | I/O |  |
| 49 | D10 <sup>1</sup>       | I/O | 49 | D10 <sup>1</sup>       | I/O | 49  | D10 <sup>1</sup>      | I/O |  |
| 50 | GND                    |     | 50 | GND                    |     | 50  | GND                   |     |  |

Note:

1) These signals are required only for 16 bit accesses and not required when installed in 8 bit systems. Devices should allow for 3-state signals not to consume current.

2) The signal should be grounded by the host.

3) The signal should be tied to VCC by the host.

4) The mode is optional for CF+ Cards, but required for CompactFlash Storage Cards.

5) The -CSEL signal is ignored by the card in PC Card modes. However, because it is not pulled up on the card in these modes, it should not be left floating by the host in PC Card modes. In these modes, the pin should be connected by the host to PC Card A25 or grounded by the host.

6) If DMA operations are not used, the signal should be held high or tied to VCC by the host. For proper operation in older hosts: while DMA operations are not active, the card shall ignore this signal, including a floating condition

TPS, DEC. 2016



- 7) Signal usage in True IDE Mode except when Ultra DMA mode protocol is active.
- 8) Signal usage in True IDE Mode when Ultra DMA mode protocol DMA Write is active.
- 9) Signal usage in True IDE Mode when Ultra DMA mode protocol DMA Read is active.
- 10) Signal usage in PC Card I/O and Memory Mode when Ultra DMA mode protocol DMA Write is active.
- 11) Signal usage in PC Card I/O and Memory Mode when Ultra DMA mode protocol DMA Read is active.
- 12) Signal usage in PC Card I/O and Memory Mode when Ultra DMA protocol is active.
- 13) Signal is a totem-pole output during Ultra DMA data bursts in True IDE mode.

## **4.Pin Description**

Table 2 describes the pin descriptions for iCF 1ME

|                        | Table 4: iCF 1ME Pin Description |         |                                                                          |  |  |  |  |
|------------------------|----------------------------------|---------|--------------------------------------------------------------------------|--|--|--|--|
| Pin Name               | Pin No.                          | I/<br>0 | Description                                                              |  |  |  |  |
| A10-A00                | 8,10,11,12,                      | Ι       | These address lines along with the -REG signal are used to select the    |  |  |  |  |
| (PC Card Memory Mode)  | 14,15,16,17,                     |         | following: The I/O port address registers within the CompactFlash        |  |  |  |  |
|                        | 18,19,20                         |         | Storage Card or CF+ Card, the memory mapped port address                 |  |  |  |  |
|                        |                                  |         | registers within the CompactFlash Storage Card or CF+ Card, a byte       |  |  |  |  |
|                        |                                  |         | in the card's information structure and its configuration control and    |  |  |  |  |
| A10 - A00 (PC Card I/O |                                  |         | status registers.                                                        |  |  |  |  |
| Mode)                  |                                  |         | This signal is the same as the PC Card Memory Mode signal.               |  |  |  |  |
| A10 - A00 (PC Card I/O | 18.19.20                         |         | In True IDE Mode, only A[02:00] are used to select the one of eight      |  |  |  |  |
| Mode)                  |                                  |         | registers in the Task File, the remaining address lines should be        |  |  |  |  |
|                        |                                  |         | grounded by the host.                                                    |  |  |  |  |
| BVD1 (PC Card Memory   | 46                               | I/O     | This signal is asserted high, as BVD1 is not supported.                  |  |  |  |  |
| Mode)                  |                                  |         |                                                                          |  |  |  |  |
| -STSCHG (PC Card I/O   |                                  |         | This signal is asserted low to alert the host to changes in the READY    |  |  |  |  |
| Mode) Status Changed   |                                  |         | and Write Protect states, while the I/O interface is configured. Its use |  |  |  |  |
|                        |                                  |         | is controlled by the Card Config and Status Register.                    |  |  |  |  |
| -PDIAG (True IDE Mode) |                                  |         | In the True IDE Mode, this input / output is the Pass Diagnostic signal  |  |  |  |  |
|                        |                                  |         | in the Master / Slave handshake protocol.                                |  |  |  |  |
|                        |                                  |         |                                                                          |  |  |  |  |
| BVD2 (DC Cand Mamaria  |                                  |         | This signal is asserted high, as BVD2 is not supported.                  |  |  |  |  |
| BVD2 (PC Card Memory   |                                  |         |                                                                          |  |  |  |  |
| Mode)                  | 45                               | 1/0     | This line is the Binary Audio output from the card. If the Card does not |  |  |  |  |
| -SPKR (PC Card I/O     | 45                               | I/O     | support the Binary Audio function, this line should be held negated.     |  |  |  |  |
| Mode)                  |                                  |         | In the True IDE Mode, this input/output is the Disk Active/Slave         |  |  |  |  |
| -DASP (True IDE Mode)  |                                  |         | Present signal in the Master/Slave handshake protocol.                   |  |  |  |  |



| -CD1, -CD2 (PC Card       Ammory Mode)       Ammory Mode)       Starsage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card. They are used by the host.         -CE1, CE2 (PC Card 1/0       7, 32.       This signal is the same set on A0, -CE1, -CE2 allows 8 bit hosts to a access all data on D0-D7. See Table 30, Table 33, Table 35, Table 34, Table 41. and Table 42. While (-) DMACK is asserted, -CE1 and -CE2 ashalbe held negated and the width of the transfers shall be 16 bits.         -CE1, -CE2 (PC Card 1/0       In the True IDE Mode, -CS0 is the address range select for the task file registers while -CS1 is used to select the Alternate Status Register.         -CE1, -CE2 (PC Card 1/0       In the True IDE Mode, -CS0 is the address range select for the task file regist                                                                                                                                                             |                         | -      |     |                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|-----|--------------------------------------------------------------------------|
| -CD1, -CD2 (PC Card 1/0       Area of the second second of the second of the second of the second seco                         | -CD1, -CD2 (PC Card     |        |     | These Card Detect pins are connected to ground on the CompactFlash       |
| CD1, CD2 (PC Card I/O<br>Mode)26, 2526, 253218 socket.<br>This signal is the same for all modes.CCD1, -CD2 (True IDE<br>Mode)7, 321This signal is the same for all modes.C-CE1, -CE2 (PC Card<br>Memory Mode) Card7, 321These input signals are used both to select the card and to indicate to<br>the card whether a byte or a word operation is being performedCE2<br>always accesses the odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the word operation is being performedCE2<br>always accesses the odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the word -CE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the word -CE1 accesses the even<br>byte or the Odd byte of the word -CE1 accesses the even<br>byte or the Odd byte of the word -CE1 accesses the even<br>byte or the Odd byte of the word operation is being performedCE2<br>always accesses all data on D0-D7. See Table 30, Table 33, Table 35, Table 39,<br>Table 41 and Table 42. While (-) DMACK is asserted, -CE1 and -CE2<br>shall be held negated and the width of the transfers shall be 16 bitsCE1, -CE2 (PC Card I/O<br>Mode)In the True IDE Mode, -CS0 is the address range select for the task file<br>registers while -CS1 is used to select the Alternate Status Register<br>and the Device Control Register.<br>While -DMACK is asserted, -CS0 and -CS1 shall be held negated and<br>the width of the transfers shall be 16 bitsCSEL (PC Card I/O<br>Mode)In this signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the host. <td>Memory Mode)</td> <td></td> <td></td> <td>Storage Card or CF+ Card. They are used by the host to determine</td>                                                                                                                                    | Memory Mode)            |        |     | Storage Card or CF+ Card. They are used by the host to determine         |
| -CD1, -CD2 (PC Card I/O       26, 25       0       This signal is the same for all modes.         Mode)       -CD1, -CD2 (True IDE       -       This signal is the same for all modes.         Mode)       -       7.32       1       These input signals are used both to select the card and to indicate to the card whether a byte or a word operation is being performedCE2         Enable       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         |        |     | that the CompactFlash Storage Card or CF+ Card is fully inserted into    |
| -CD1, -CD2 (PC Card I/O<br>Mode)This signal is the same for all modesCD1, -CD2 (True IDE<br>Mode)7, 32I<br>This signal is the same for all modesCE1, -CE2 (PC Card<br>Mode) Card7, 32I<br>Fabre input signals are used both to select the card and to indicate to<br>the card whether a byte or a word operation is being performedCE2<br>always accesses the odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the wordCE1 accesses the odd<br>byte or the Odd byte of the transfers shall be 16 bitsCSEL (PC Card I/O<br><td></td> <td>26.25</td> <td></td> <td>its socket.</td>                                                                                                                                                                 |                         | 26.25  |     | its socket.                                                              |
| -CD1, -CD2 (True IDE<br>Mode)Image: Construction of the second of the seco           | -CD1, -CD2 (PC Card I/O | 26, 25 | 0   | This signal is the same for all modes.                                   |
| Mode)Image: Mode index of the second of the sec          | Mode)                   |        |     |                                                                          |
| -CE1, -CE2 (PC Card7, 32IThese input signals are used both to select the card and to indicate to<br>the card whether a byte or a word operation is being performedCE2<br>always accesses the odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the wordCE2 allows 8 bit hosts to<br>access all data on D0-D7. See Table 30, Table 33, Table 35, Table 39,<br>Table 41 and Table 42. While (-) DMACK is asserted, -CE1 and -CE2<br>shall be held negated and the width of the transfers shall be 16 bitsCE1, -CE2 (PC Card I/O<br>Mode)In the True IDE Mode, -CS0 is the address range select for the task file<br>registers while -CS1 is used to select the Alternate Status Register<br>and the Device Control Register.<br>While -DMACK is asserted, -CS0 and -CS1 shall be held negated and<br>the width of the transfers shall be 16 bitsCSEL (PC Card I/O<br>Mode)39IThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the host.<br>This signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the host.                                                                                                                                                                                              | -CD1, -CD2 (True IDE    |        |     | This signal is the same for all modes.                                   |
| Memory Mode) Card<br>EnableImage: Ansatz and the card whether a byte or a word operation is being performedCE2<br>always accesses the odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the word depending on A0 and -CE2. A<br>multiplexing scheme based on A0, -CE1, -CE2 allows 8 bit hosts to<br>a cacess all data on D0-D7. See Table 30, Table 33, Table 35, Table 39,<br>Table 41 and Table 42. While (-) DMACK is asserted, -CE1 and -CE2<br>shall be held negated and the width of the transfers shall be 16 bitsCE1, -CE2 (PC Card I/O<br>Mode)Image: Card Ansatz and the card between the bode, -CS0 is the address range select for the task file<br>registers while -CS1 is used to select the Alternate Status Register<br>and the Device Control Register.<br>While -DMACK is asserted, -CS0 and -CS1 shall be held negated and<br>the width of the transfers shall be 16 bitsCSEL (PC Card Memory<br>Mode)39.Image: Card Access and the width of the transfers shall be 16 bitsCSEL (PC Card I/O<br>Mode)Image: Card Access and access all data on DC Card Access and access and the card of this mode, but should be connected by the<br>host to PC Card Access and access                                                                                                                                | Mode)                   |        |     |                                                                          |
| Enablealways accesses the odd byte of the wordCE1 accesses the even<br>byte or the Odd byte of the word depending on A0 and -CE2. A<br>multiplexing scheme based on A0, -CE1, -CE2 allows 8 bit hosts to<br>access all dat on D0-D7. See Table 30, Table 33, Table 35, Table 39,<br>Table 41 and Table 42. While (-) DMACK is asserted, -CE1 and -CE2<br>shall be held negated and the width of the transfers shall be 16 bitsCE1, -CE2 (PC Card I/O<br>Mode) Card Enable<br>-CS0, -CS1 (True IDE<br>Mode)In the True IDE Mode, -CS0 is the address range select for the task file<br>registers while -CS1 is used to select the Alternate Status Register<br>and the Device Control Register.<br>While -DMACK is asserted, -CS1 shall be held negated and<br>the width of the transfers shall be 16 bitsCSEL (PC Card Memory<br>Mode)39IThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the host.<br>This signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (PC Card I/O<br>Mode)2,3,4,5,631,<br>30,2928,27,4<br>948,47,2322,<br>10These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (PC Card I/O<br>Mode)30,2928,27,4<br>948,47,2322,<br>21These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (PC Card I/O<br>Mode)30,2928,27,4<br>948,47,2322,<br>21These lines carry the Data, Commands and Status information<br>between th                                                                                                                                                                                                                                        | -CE1, -CE2 (PC Card     | 7, 32  | Ι   | These input signals are used both to select the card and to indicate to  |
| CE1, CE2 (PC Card I/O<br>Mode)byte or the Odd byte of the word depending on A0 and -CE2. A<br>multiplexing scheme based on A0, -CE1, -CE2 allows 8 bit hosts to<br>access all data on D0-D7. See Table 30, Table 33, Table 35, Table 39,<br>Table 41 and Table 42. While (-) DMACK is asserted, -CE1 and -CE2<br>shall be held negated and the width of the transfers shall be 16 bitsCE1, -CE2 (PC Card I/O<br>Mode)In the True IDE Mode, -CS0 is the address range select for the task file<br>registers while -CS1 is used to select the Alternate Status Register<br>and the Device Control Register.<br>While -DMACK is asserted, -CS0 and -CS1 shall be held negated and<br>the width of the transfers shall be 16 bitsCSEL (PC Card I/O<br>Mode)39IThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)39IThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)2,3,4,5,631,<br>30,2928,274,<br>48,47,2322,<br>Mode)These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Odd Byte of the Word.D15 - D00 (PC Card 1/O<br>Mode)2,3,4,5,631,<br>48,47,2322,<br>21These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Odd Byte of the Word.D15 - D00 (PC Card 1/O<br>Mode)211/O<br>48,47,2322,<br>21These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Odd Byte of the Word.                                                                                                                                                                                                                                                                                        | Memory Mode) Card       |        |     | the card whether a byte or a word operation is being performedCE2        |
| CE1, -CE2 (PC Card I/O<br>Mode) Card EnableNumerical State<br>A state<br>A state<br>StateNumerical State<br>A state<br>A state<br>A state<br>A stateNumerical State<br>A state<br>A state<br>A state<br>A state<br>A state<br>A state<br>A stateNumerical State<br>A state<br>A state<br>A state<br>A state<br>A state<br>A stateNumerical State<br>A state<br>A state<br>A state<br>A state<br>A stateNumerical State<br>A state<br>A state<br>A state<br>A state<br>A state<br>A state<br>A stateNumerical State<br>A s                                                                                                                                                                                                                                                                                               | Enable                  |        |     | always accesses the odd byte of the wordCE1 accesses the even            |
| -CE1, -CE2 (PC Card I/O<br>Mode) Card Enablea key a            |                         |        |     | byte or the Odd byte of the word depending on A0 and -CE2. A             |
| CE1, -CE2 (PC Card I/O<br>Mode) Card Enable<br>-CS0, -CS1 (True IDE<br>Mode)Table 41 and Table 42. While (-) DMACK is asserted, -CE1 and -CE2<br>shall be held negated and the width of the transfers shall be 16 bits.CS0, -CS1 (True IDE<br>Mode)In the True IDE Mode, -CS0 is the address range select for the task file<br>registers while -CS1 is used to select the Alternate Status Register<br>and the Device Control Register.<br>While -DMACK is asserted, -CS0 and -CS1 shall be held negated and<br>the width of the transfers shall be 16 bitsCSEL (PC Card Memory<br>Mode)39IThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (PC Card I/O<br>Mode)39IThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)In the signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)This isignal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)This isignal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)This isignal is not used for this mode, but should be connected by the<br>is is grounded, this device is configured as a Master. When the pin is<br>grounded, this device is configured as a Master. When the pin is<br>grounded, this device is configured as a Master. When the pin is<br>grounded, this device is configured as a Slave.D15 - D00 (PC Card M<br>Mode)Aff, Aff, Aff, Aff, Aff, Aff, Aff, Aff,                                                                                                                                                                                                                                                                                                                                                                                |                         |        |     | multiplexing scheme based on A0, -CE1, -CE2 allows 8 bit hosts to        |
| -CE1, -CE2 (PC Card I/O<br>Mode) Card Enable<br>-CS0, -CS1 (True IDE<br>Mode)In the True IDE Mode, -CS0 is the address range select for the task file<br>registers while -CS1 is used to select the Alternate Status Register<br>and the Device Control Register.<br>While -DMACK is asserted, -CS0 and -CS1 shall be held negated and<br>the width of the transfers shall be 16 bitsCSEL (PC Card Memory<br>Mode)39I<br>FullThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (PC Card I/O<br>Mode)This signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)This internally pulled up signal is used to configure this device as a<br>Master or a Slave when configured in the True IDE Mode. When this<br>pin is grounded, this device is configured as a Master. When the pin is<br>open, this device is configured as a Slave.D15 - D00 (PC Card 1/O<br>Memory Mode)2,3,4,5,631,<br>30,2928,27,4<br>948,47,2322,<br>21These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (True IDEPa6,47,2322,<br>21These lines carry the Data, File operations occur in byte mode on the<br>of the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (True IDEPa6,47,2322,<br>21These lines carry the Data, File operations occur in byte mode on the<br>of the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (Tr                                                                                                                                                                                                                                                                             |                         |        |     | access all data on D0-D7. See Table 30, Table 33, Table 35, Table 39,    |
| -CE1, -CE2 (PC Card 1/0<br>Mode) Card Enable<br>-CS0, -CS1 (True IDE<br>Mode)In the True IDE Mode, -CS0 is the address range select for the task file<br>registers while -CS1 is used to select the Alternate Status Register<br>and the Device Control Register.<br>While -DMACK is asserted, -CS0 and -CS1 shall be held negated and<br>the width of the transfers shall be 16 bitsCSEL (PC Card Memory<br>Mode)39I<br>Fis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (PC Card 1/0<br>Mode)This signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)This internally pulled up signal is used to configure this device as a<br>Master or a Slave when configured in the True IDE Mode. When this<br>pin is grounded, this device is configured as a Master. When the pin is<br>open, this device is configured as a Slave.D15 - D00 (PC Card 1/0<br>Memory Mode)2,3,4,5,631,<br>30,2928,27,4<br>948,47,2322,<br>21These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (True IDE948,47,2322,<br>21These lines carry the Data, File operations occur in byte mode on the<br>in the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (True IDE948,47,2322,<br>21This IDE Mode, all Task File operations occur in byte mode on the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         |        |     | Table 41 and Table 42. While (-) DMACK is asserted, -CE1 and -CE2        |
| Mode) Card EnableImage: CS0, -CS1 (True IDEImage: CS0, -CS1 (True IDENote image: CS0 imag                            |                         |        |     | shall be held negated and the width of the transfers shall be 16 bits.   |
| -CS0, -CS1 (True IDE<br>Mode)In the True IDE Mode, -CS0 is the address range select for the task file<br>registers while -CS1 is used to select the Alternate Status Register<br>and the Device Control Register.<br>While -DMACK is asserted, -CS0 and -CS1 shall be held negated and<br>the width of the transfers shall be 16 bitsCSEL (PC Card Memory<br>Mode)39IThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (PC Card I/O<br>Mode)Inits signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)Inits internally pulled up signal is used to configure this device as a<br>Master or a Slave when configured in the True IDE Mode. When this<br>pin is grounded, this device is configured as a Master. When the pin is<br>open, this device is configured as a Master. When the pin is<br>open, this device is configured as a Slave.D15 - D00 (PC Card<br>Mode)30,2928,274,<br>948,47,2322,<br>21These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.<br>This signal is the same as the PC Card Memory Mode signal.<br>This signal is the same as the PC Card Memory Mode signal.<br>This signal is the same as the PC card Memory Mode signal.<br>This signal is the same as the PC card Memory Mode signal.<br>This signal is the same as the PC card Memory Mode signal.<br>This signal is the same as the PC card Memory Mode signal.<br>This signal is the same as the PC card Memory Mode signal.D15 - D00 (True IDE21Thrue IDE Mode, all Task File operations occur in byte mode on the <td>-CE1, -CE2 (PC Card I/O</td> <td></td> <td></td> <td>This signal is the same as the PC Card Memory Mode signal.</td>                                                                                                                 | -CE1, -CE2 (PC Card I/O |        |     | This signal is the same as the PC Card Memory Mode signal.               |
| Mode)Registers while -CS1 is used to select the Alternate Status Register<br>and the Device Control Register.<br>While -DMACK is asserted, -CS0 and -CS1 shall be held negated and<br>the width of the transfers shall be 16 bitsCSEL (PC Card Memory<br>Mode)39IThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (PC Card I/O<br>Mode)This signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)This signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the host.D15 - D00 (PC Card<br>Memory Mode)2,3,4,5,631,<br>30,2928,274,<br>948,47,2322,<br>10These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (True IDE<br>Mode)1/0In True IDE Mode, all Task File operations occur in byte mode on the<br>of the Word. D15 is the Same as the PC Card Memory Mode signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Mode) Card Enable       |        |     |                                                                          |
| And the Device Control RegisterCSEL (PC Card Memory<br>Mode)39IThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (PC Card I/O<br>Mode)IThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)This signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)This signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the host.D15 - D00 (PC Card<br>Mode)2,3,4,5,631,<br>(30,2928,27,4)<br>(30,2928,27,4)<br>(30,2928,27,4)<br>(21)These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (True IDE21In True IDE Mode, all Task File operations occur in byte mode on the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -CS0, -CS1 (True IDE    |        |     | In the True IDE Mode, -CS0 is the address range select for the task file |
| Image: Problem in the second | Mode)                   |        |     | registers while -CS1 is used to select the Alternate Status Register     |
| Image: Constraint of the state of the sta |                         |        |     | and the Device Control Register.                                         |
| -CSEL (PC Card Memory<br>Mode)39IThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (PC Card I/O<br>Mode)IIThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)IIThis signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)IIMaster or a Slave when configured in the True IDE Mode. When this<br>pin is grounded, this device is configured as a Master. When the pin is<br>open, this device is configured as a Slave.D15 - D00 (PC Card<br>Memory Mode)IIThese lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (True IDEIIIID15 - D00 (True IDEIIID15 - D00 (True IDE <td></td> <td></td> <td></td> <td>While -DMACK is asserted, -CS0 and -CS1 shall be held negated and</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                         |        |     | While -DMACK is asserted, -CS0 and -CS1 shall be held negated and        |
| Mode)<br>-CSEL (PC Card I/O<br>Mode)host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)This signal is not used for this mode, but should be connected by the<br>host to PC Card A25 or grounded by the hostCSEL (True IDE Mode)This internally pulled up signal is used to configure this device as a<br>Master or a Slave when configured in the True IDE Mode. When this<br>pin is grounded, this device is configured as a Master. When the pin is<br>open, this device is configured as a Slave.D15 - D00 (PC Card<br>Memory Mode)2,3,4,5,631,<br>30,2928,27,4<br>948,47,2322,<br>1These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (True IDE1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                         |        |     | the width of the transfers shall be 16 bits.                             |
| -CSEL (PC Card I/O<br>Mode)Keep the second sec           | -CSEL (PC Card Memory   | 39     | I   | This signal is not used for this mode, but should be connected by the    |
| Mode)<br>-CSEL (True IDE Mode)host to PC Card A25 or grounded by the host.<br>This internally pulled up signal is used to configure this device as a<br>Master or a Slave when configured in the True IDE Mode. When this<br>pin is grounded, this device is configured as a Master. When the pin is<br>open, this device is configured as a Slave.D15 - D00 (PC Card<br>Memory Mode)2,3,4,5,631,<br>30,2928,27,4<br>948,47,2322,<br>21These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (True IDE21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Mode)                   |        |     | host to PC Card A25 or grounded by the host.                             |
| -CSEL (True IDE Mode)<br>-CSEL (True IDE Mode, all Task File operations occur in byte mode on the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -CSEL (PC Card I/O      |        |     | This signal is not used for this mode, but should be connected by the    |
| Master or a Slave when configured in the True IDE Mode. When this<br>pin is grounded, this device is configured as a Master. When the pin is<br>open, this device is configured as a Slave.D15 - D00 (PC Card<br>Memory Mode)7,3,4,5,631,<br>30,2928,27,4<br>948,47,2322,<br>Mode)These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Byte<br>of the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (True IDE21In True IDE Mode, all Task File operations occur in byte mode on the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Mode)                   |        |     | host to PC Card A25 or grounded by the host.                             |
| Image: here is a constraint of the series of the series is configured as a Master. When the pin is open, this device is configured as a Master. When the pin is open, this device is configured as a Slave.D15 - D00 (PC CardImage: here is configured as a Slave.Memory Mode)2,3,4,5,631,<br>30,2928,27,4These lines carry the Data, Commands and Status information<br>between the host and the controller. D00 is the LSB of the Even Bytee<br>of the Word. D08 is the LSB of the Odd Byte of the Word.<br>This signal is the same as the PC Card Memory Mode signal.D15 - D00 (True IDE21Image: here is configured as a Master. When the pin is open, this device is configured as a Slave.D15 - D00 (True IDE21Image: here is configured as a Slave.Image: here is configured as a Slave.D15 - D00 (True IDE21Image: here is configured as a Slave.Image: here is configured as a Slave. <td>-CSEL (True IDE Mode)</td> <td></td> <td></td> <td>This internally pulled up signal is used to configure this device as a</td>                                                                                                                                                                                                                                                                                                                                                | -CSEL (True IDE Mode)   |        |     | This internally pulled up signal is used to configure this device as a   |
| Image: Discretion open, this device is configured as a Slave.D15 - D00 (PC CardMemory Mode)2,3,4,5,631,30,2928,27,4D15 - D00 (PC Card I/O948,47,2322,21D15 - D00 (True IDE21Image: Discretion open, this device is configured as a Slave.Image: Discretion open, this device is configured as a Slave.Discretion open, the text open and the controller. Discretion open and the text open and the controller.Discretion open and text open and the control open and the control open and the text open and the control open and the control open and the text open and the text open and the control open and the text open and text open and text open and text open and text open a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |        |     | Master or a Slave when configured in the True IDE Mode. When this        |
| D15 - D00 (PC CardZ,3,4,5,631,These lines carry the Data, Commands and Status informationMemory Mode)2,3,4,5,631,between the host and the controller. D00 is the LSB of the Even ByteD15 - D00 (PC Card I/O30,2928,27,4I/O948,47,2322,1/OI/OD15 - D00 (True IDE21In True IDE Mode, all Task File operations occur in byte mode on the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         |        |     | pin is grounded, this device is configured as a Master. When the pin is  |
| Memory Mode)2,3,4,5,631,<br>30,2928,27,4<br>948,47,2322,<br>This signal is the same as the PC Card Memory Mode signal.Mode)21D15 - D00 (True IDE21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         |        |     | open, this device is configured as a Slave.                              |
| 2,3,4,5,631,<br>30,2928,27,4<br>P15 - D00 (PC Card I/O<br>Mode)2,3,4,5,631,<br>30,2928,27,4<br>948,47,2322,<br>21if Word. D08 is the LSB of the Odd Byte of the Word.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | D15 - D00 (PC Card      |        |     | These lines carry the Data, Commands and Status information              |
| D15 - D00 (PC Card I/O       30,2928,27,4       I/O       of the Word. D08 is the LSB of the Odd Byte of the Word.         Mode)       948,47,2322,       I/O       This signal is the same as the PC Card Memory Mode signal.         D15 - D00 (True IDE       21       In True IDE Mode, all Task File operations occur in byte mode on the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Memory Mode)            |        |     | between the host and the controller. D00 is the LSB of the Even Byte     |
| D15 - D00 (PC Card I/O<br>948,47,2322,<br>21I/OThis signal is the same as the PC Card Memory Mode signal.Mode)21In True IDE Mode, all Task File operations occur in byte mode on the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                         |        |     | of the Word. D08 is the LSB of the Odd Byte of the Word.                 |
| Mode)<br>D15 - D00 (True IDE 21 In True IDE Mode, all Task File operations occur in byte mode on the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | D15 - D00 (PC Card I/O  |        | I/O | This signal is the same as the PC Card Memory Mode signal.               |
| D15 - D00 (True IDE In True IDE Mode, all Task File operations occur in byte mode on the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Mode)                   |        |     |                                                                          |
| Mode) low order bus D[7:0] while all data transfers are 16 bit using D[15:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D15 - D00 (True IDE     | 21     |     | In True IDE Mode, all Task File operations occur in byte mode on the     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Mode)                   |        |     | low order bus D[7:0] while all data transfers are 16 bit using D[15:0].  |

| GND (PC Card Memory    |       |   | Ground.                                                                  |
|------------------------|-------|---|--------------------------------------------------------------------------|
| Mode)                  | 1, 50 | _ |                                                                          |
| GND (PC Card I/O Mode) | 1, 50 |   | This signal is the same for all modes.                                   |
| GND (True IDE Mode)    |       |   | This signal is the same for all modes.                                   |
|                        |       |   | This signal is not used in this mode.                                    |
|                        |       |   |                                                                          |
|                        |       |   |                                                                          |
|                        |       |   |                                                                          |
|                        |       |   |                                                                          |
|                        |       |   | The Input Acknowledge signal is asserted by the CompactFlash             |
|                        |       |   | Storage Card or CF+ Card when the card is selected and responding to     |
| -INPACK (PC Card       |       |   | an I/O read cycle at the address that is on the address bus. This signal |
| Memory Mode except     |       |   | is used by the host to control the enable of any input data buffers      |
| Ultra DMA Protocol     |       |   | between the CompactFlash Storage Card or CF+ Card and the CPU.           |
| Active)                |       |   | Hosts that support a single socket per interface logic, such as for      |
| INDACK (DC Card I/O    |       |   | Advanced Timing Modes and Ultra DMA operation may ignore the –           |
| -INPACK (PC Card I/O   |       |   | INPACK signal from the device and manage their input buffers based       |
| Mode except Ultra DMA  |       |   | solely on Card Enable signals.                                           |
| Protocol Active) Input | 43    |   | This signal is a DMA Request that is used for DMA data transfers         |
| Acknowledge            |       |   | between host and device. It shall be asserted by the device when it is   |
|                        |       | 0 | ready to transfer data to or from the host. For Multiword DMA            |
|                        | 45    |   | transfers, the direction of data transfer is controlled by -IORD and     |
|                        |       |   | -IOWR. This signal is used in a handshake manner with (-)DMACK,          |
|                        |       |   | i.e., the device shall wait until the host asserts (-)DMACK before       |
| -DMARQ (PC Card        |       |   | negating (-)DMARQ, and re-asserting (-)DMARQ if there is more data       |
| Memory Mode - Ultra    |       |   | to transfer.                                                             |
| DMA Protocol Active)   |       |   | In PCMCIA I/O Mode, the -DMARQ shall be ignored by the host while        |
| -DMARQ (PC Card I/O    |       |   | the host is performing an I/O Read cycle to the device. The host shall   |
| Mode - Ultra DMA       |       |   | not initiate an I/O Read cycle while -DMARQ is asserted by the device.   |
| Protocol Active) DMARQ |       |   | In True IDE Mode, DMARQ shall not be driven when the device is not       |
| (True IDE Mode)        |       |   | selected in the Drive-Head register.                                     |
| (                      |       |   | While a DMA operation is in progress, -CS0 (-CE1) and -CS1 (-CE2)        |
|                        |       |   | shall be held negated and the width of the transfers shall be 16 bits.   |
|                        |       |   | If there is no hardware support for True IDE DMA mode in the host,       |
|                        |       |   | this output signal is not used and should not be connected at the host.  |
|                        |       |   | In this case, the BIOS must report that DMA mode is not supported by     |
|                        |       |   | the host so that device drivers will not attempt DMA mode operation.     |
|                        |       |   | A host that does not support DMA mode and implements both PC Card        |



|                         |                | 1        |                                                                          |
|-------------------------|----------------|----------|--------------------------------------------------------------------------|
|                         |                |          | and True IDE modes of operation need not alter the PC Card mode          |
|                         |                |          | connections while in True IDE mode as long as this does not prevent      |
|                         |                |          | proper operation in any mode.                                            |
| -IORD (PC Card Memory   |                |          | This signal is not used in this mode.                                    |
| Mode except Ultra DMA   |                |          |                                                                          |
| Protocol Active)        |                |          |                                                                          |
| -IORD (PC Card I/O      |                |          | This is an I/O Read strobe generated by the host. This signal gates I/O  |
| Mode except Ultra DMA   |                |          | data onto the bus from the CompactFlash Storage Card or CF+ Card         |
| Protocol Active)        |                |          | when the card is configured to use the I/O interface.                    |
| -IORD (True IDE Mode -  |                |          | In True IDE Mode, while Ultra DMA mode is not active, this signal has    |
| Except Ultra DMA        |                |          | the same function as in PC Card I/O Mode.                                |
| Protocol Active)        | 34             | I        |                                                                          |
| -HDMARDY (All Modes -   | J <del>1</del> |          | In all modes when Ultra DMA mode DMA Read is active, this signal is      |
| Ultra DMA Protocol DMA  |                |          | asserted by the host to indicate that the host is ready to receive Ultra |
| Read)                   |                |          | DMA data-in bursts. The host may negate -HDMARDY to pause an             |
|                         |                |          | Ultra DMA transfer.                                                      |
| HSTROBE (All Modes -    |                |          | In all modes when Ultra DMA mode DMA Write is active, this signal is     |
| Ultra DMA Protocol DMA  |                |          | the data out strobe generated by the host. Both the rising and falling   |
| Write)                  |                |          | edge of HSTROBE cause data to be latched by the device. The host         |
|                         |                |          | may stop generating HSTROBE edges to pause an Ultra DMA data-out         |
|                         |                |          | burst.                                                                   |
| -IOWR (PC Card Memory   |                |          | This signal is not used in this mode.                                    |
| Mode – Except Ultra DMA |                |          |                                                                          |
| Protocol Active)        |                |          |                                                                          |
| -IOWR (PC Card I/O      |                |          | The I/O Write strobe pulse is used to clock I/O data on the Card Data    |
| Mode – Except Ultra DMA |                |          | bus into the CompactFlash Storage Card or CF+ Card controller            |
| Protocol Active)        |                |          | registers when the CompactFlash Storage Card or CF+ Card is              |
|                         |                |          | configured to use the I/O interface.                                     |
|                         | 35             | Ι        | The clocking shall occur on the negative to positive edge of the signal  |
|                         |                |          | (trailing edge).                                                         |
| -IOWR (True IDE Mode -  |                |          | In True IDE Mode, while Ultra DMA mode protocol is not active, this      |
| Except Ultra DMA        |                |          | signal has the same function as in PC Card I/O Mode. When Ultra DMA      |
| Protocol Active)        |                |          | mode protocol is supported, this signal must be negated before           |
|                         |                |          | entering Ultra DMA mode protocol.                                        |
| STOP (All Modes – Ultra |                |          | In All Modes, while Ultra DMA mode protocol is active, the assertion of  |
| DMA Protocol Active)    |                |          | this signal causes the termination of the Ultra DMA data burst.          |
| -OE (PC Card Memory     | 0              | <u>,</u> | This is an Output Enable strobe generated by the host interface. It is   |
| Mode)                   | 9              | I        | used to read data from the CompactFlash Storage Card or CF+ Card in      |
|                         |                | 1        |                                                                          |

|                            |    |   | Memory Mode and to read the CIS and configuration registers.             |
|----------------------------|----|---|--------------------------------------------------------------------------|
| -OE (PC Card I/O Mode)     |    |   | In PC Card I/O Mode, this signal is used to read the CIS and             |
|                            |    |   | configuration registers.                                                 |
| -ATA SEL (True IDE         |    |   | To enable True IDE Mode this input should be grounded by the host.       |
| Mode)                      |    |   |                                                                          |
| READY (PC Card Memory      |    |   | In Memory Mode, this signal is set high when the CompactFlash            |
| Mode)                      |    |   | Storage Card or CF+ Card is ready to accept a new data transfer          |
|                            |    |   | operation and is held low when the card is busy.                         |
|                            |    |   | At power up and at Reset, the READY signal is held low (busy) until      |
|                            |    |   | the CompactFlash Storage Card or CF+ Card has completed its power        |
|                            |    |   | up or reset function. No access of any type should be made to the        |
|                            |    |   | CompactFlash Storage Card or CF+ Card during this time.                  |
|                            |    |   | Note, however, that when a card is powered up and used with RESET        |
|                            | 37 | 0 | continuously disconnected or asserted, the Reset function of the         |
|                            | 57 | 0 | RESET pin is disabled. Consequently, the continuous assertion of         |
|                            |    |   | RESET from the application of power shall not cause the READY signal     |
|                            |    |   | to remain continuously in the busy state.                                |
| -IREQ (PC Card I/O         |    |   | I/O Operation – After the CompactFlash Storage Card or CF+ Card          |
| Mode)                      |    |   | has been configured for I/O operation, this signal is used as -Interrupt |
|                            |    |   | Request. This line is strobed low to generate a pulse mode interrupt or  |
|                            |    |   | held low for a level mode interrupt.                                     |
| INTRQ (True IDE Mode)      |    |   | In True IDE Mode signal is the active high Interrupt Request to the      |
|                            |    |   | host.                                                                    |
| -REG (PC Card Memory       |    |   | This is a DMA Acknowledge signal that is asserted by the host in         |
| Mode – Except Ultra DMA    |    |   | response to DMARQ to initiate DMA transfers. While DMA operations        |
| Protocol Active) Attribute |    |   | are not active, the card shall ignore the -DMACK signal, including a     |
| Memory Select              |    |   | floating condition. If DMA operation is not supported by a True IDE      |
|                            |    |   | Mode only host, this signal should be driven high or connected to VCC    |
|                            |    |   | by the host.                                                             |
| -REG (PC Card I/O Mode     |    |   | The signal shall also be active (low) during I/O Cycles when the I/O     |
| – Except Ultra DMA         | 44 | Ι | address is on the Bus.                                                   |
| Protocol Active)           |    |   | In PC Card I/O Mode, when Ultra DMA Protocol is supported by the         |
|                            |    |   | host and the host has enabled Ultra DMA protocol on the card the,        |
|                            |    |   | host shall keep the -REG signal asserted during the execution of any     |
|                            |    |   | DMA Command by the device.                                               |
| -DMACK (PC Card            |    |   | This is a DMA Acknowledge signal that is asserted by the host in         |
| Memory Mode when           |    |   | response to (-)DMARQ to initiate DMA transfers.                          |
| Ultra DMA Protocol         |    |   | In True IDE Mode, while DMA operations are not active, the card shall    |

| Active) DMACK (PC Card |        |   | ignore the (-)DMACK signal, including a floating condition.            |  |  |
|------------------------|--------|---|------------------------------------------------------------------------|--|--|
| I/O Mode when Ultra    |        |   | If DMA operation is not supported by a True IDE Mode only host, this   |  |  |
| DMA Protocol Active)   |        |   | signal should be driven high or connected to VCC by the host.          |  |  |
| -DMACK (True IDE Mode) |        |   | A host that does not support DMA mode and implements both PC Card      |  |  |
|                        |        |   | and True-IDE modes of operation need not alter the PC Card mode        |  |  |
|                        |        |   | connections while in True-IDE mode as long as this does not prevent    |  |  |
|                        |        |   | proper operation all modes.                                            |  |  |
| RESET (PC Card Memory  |        |   | The CompactFlash Storage Card or CF+ Card is Reset when the RESET      |  |  |
| Mode)                  |        |   | pin is high with the following important exception:                    |  |  |
|                        |        |   | The host may leave the RESET pin open or keep it continually high      |  |  |
|                        |        |   | from the application of power without causing a continuous Reset of    |  |  |
|                        |        |   | the card. Under either of these conditions, the card shall emerge from |  |  |
|                        | 44     | Ţ | power-up having completed an initial Reset.                            |  |  |
|                        | 41     | Ι | The CompactFlash Storage Card or CF+ Card is also Reset when the       |  |  |
|                        |        |   | Soft Reset bit in the Card Configuration Option Register is set.       |  |  |
| RESET (PC Card I/O     |        |   | This signal is the same as the PC Card Memory Mode signal.             |  |  |
| Mode)                  |        |   |                                                                        |  |  |
| -RESET (True IDE Mode) |        |   | In the True IDE Mode, this input pin is the active low hardware reset  |  |  |
|                        |        |   | from the host.                                                         |  |  |
| VCC (PC Card Memory    |        |   | +5 V, +3.3 V power.                                                    |  |  |
| Mode)                  | 13, 38 |   |                                                                        |  |  |
| VCC (PC Card I/O Mode) | 15, 56 | _ | This signal is the same for all modes.                                 |  |  |
| VCC (True IDE Mode)    |        |   | This signal is the same for all modes.                                 |  |  |
| -VS1 -VS2 (PC Card     |        |   | Voltage Sense SignalsVS1 is grounded on the Card and sensed by         |  |  |
| Memory Mode)           |        |   | the Host so that the CompactFlash Storage Card or CF+ Card CIS can     |  |  |
|                        |        |   | be read at 3.3 volts and -VS2 is reserved by PCMCIA for a secondary    |  |  |
|                        | 33, 40 | 0 | voltage and is not connected on the Card.                              |  |  |
| -VS1 -VS2 (PC Card I/O | 55, 40 | 0 | This signal is the same for all modes.                                 |  |  |
| Mode)                  |        |   |                                                                        |  |  |
| -VS1 -VS2 (True IDE    |        |   | This signal is the same for all modes.                                 |  |  |
| Mode)                  |        |   |                                                                        |  |  |

|                          |    |   | ICF IME                                                                  |  |  |  |
|--------------------------|----|---|--------------------------------------------------------------------------|--|--|--|
| -WAIT (PC Card Memory    |    |   | The -WAIT signal is driven low by the CompactFlash Storage Card or       |  |  |  |
| Mode – Except Ultra DMA  |    |   | CF+ Card to signal the host to delay completion of a memory or I/O       |  |  |  |
| Protocol Active)         |    |   | cycle that is in progress.                                               |  |  |  |
| -WAIT (PC Card I/O       |    |   | This signal is the same as the PC Card Memory Mode signal.               |  |  |  |
| Mode – Except Ultra DMA  |    |   |                                                                          |  |  |  |
| Protocol Active)         |    |   |                                                                          |  |  |  |
| IORDY (True IDE Mode -   |    |   | In True IDE Mode, except in Ultra DMA modes, this output signal may      |  |  |  |
| Except Ultra DMA         |    |   | be used as IORDY.                                                        |  |  |  |
| Protocol Active)         |    |   |                                                                          |  |  |  |
| -DDMARDY (All Modes -    | 42 | 0 | In all modes, when Ultra DMA mode DMA Write is active, this signal is    |  |  |  |
| Ultra DMA Write Protocol |    |   | asserted by the device during a data burst to indicate that the device   |  |  |  |
| Active)                  |    |   | is ready to receive Ultra DMA data out bursts. The device may negate     |  |  |  |
|                          |    |   | -DDMARDY to pause an Ultra DMA transfer.                                 |  |  |  |
| DSTROBE (All Modes -     |    |   | In all modes, when Ultra DMA mode DMA Read is active, this signal is     |  |  |  |
| Ultra DMA Read Protocol  |    |   | the data in strobe generated by the device. Both the rising and falling  |  |  |  |
| Active)                  |    |   | edge of DSTROBE cause data to be latched by the host. The device         |  |  |  |
|                          |    |   | may stop generating DSTROBE edges to pause an Ultra DMA data in          |  |  |  |
|                          |    |   | burst.                                                                   |  |  |  |
| -WE (PC Card Memory      |    |   | This is a signal driven by the host and used for strobing memory write   |  |  |  |
| Mode)                    |    |   | data to the registers of the CompactFlash Storage Card or CF+ Card       |  |  |  |
|                          |    |   | when the card is configured in the memory interface mode. It is also     |  |  |  |
|                          | 26 | - | used for writing the configuration registers.                            |  |  |  |
| -WE (PC Card I/O Mode)   | 36 | Ι | In PC Card I/O Mode, this signal is used for writing the configuration   |  |  |  |
|                          |    |   | registers.                                                               |  |  |  |
| -WE (True IDE Mode)      |    |   | In True IDE Mode, this input signal is not used and should be            |  |  |  |
|                          |    |   | connected to VCC by the host.                                            |  |  |  |
| WP (PC Card Memory       |    |   | Memory Mode – The CompactFlash Storage Card or CF+ Card does             |  |  |  |
| Mode) Write Protect      |    |   | not have a write protect switch. This signal is held low after the       |  |  |  |
|                          |    |   | completion of the reset initialization sequence.                         |  |  |  |
| -IOIS16 (PC Card I/O     |    |   | I/O Operation – When the CompactFlash Storage Card or CF+ Card is        |  |  |  |
| Mode)                    | 24 | 0 | configured for I/O Operation Pin 24 is used for the -I/O Selected is 16  |  |  |  |
|                          |    |   | Bit Port (-IOIS16) function. A Low signal indicates that a 16 bit or odd |  |  |  |
|                          |    |   | byte only operation can be performed at the addressed port.              |  |  |  |
| -IOCS16 (True IDE        |    |   | In True IDE Mode this output signal is asserted low when this device is  |  |  |  |
| Mode)                    |    |   | expecting a word data transfer cycle.                                    |  |  |  |
|                          |    |   |                                                                          |  |  |  |

## 5. Specifications

#### 5.1 CE and FCC Compatibility

iCF 1ME conforms to CE and FCC requirements.

#### 5.2 RoHS Compliance

iCF 1ME is fully compliant with RoHS directive.

#### 5.3 Environmental Specifications

#### 5.3.1 Temperature Ranges

Operating Temperature Range:

- Standard Grade: 0°C to +70°C
- Industrial Grade: -40°C to +85°C

Storage Temperature Range: -55°C to +95°C

#### 5.3.2 Humidity

Relative Humidity: 10-95%, non-condensing

#### 5.3.3 Shock and Vibration

#### Table 5: Shock/Vibration Test for iCF 1ME

| Reliability      | Test Conditions            | <b>Reference Standards</b> |  |  |
|------------------|----------------------------|----------------------------|--|--|
| Vibration        | 7 Hz to 2 KHz, 20G, 3 axes | IEC 68-2-6                 |  |  |
| Mechanical Shock | Duration: 0.5ms, 1500G, 3  | IEC 68-2-27                |  |  |
|                  | axes                       | IEC 00-2-27                |  |  |

#### 5.3.4 Mean Time between Failures (MTBF)

Table 4 summarizes the MTBF prediction results for various iCF 1ME configurations. The analysis was performed using a RAM Commander<sup>™</sup> failure rate prediction.

- **Failure Rate**: The total number of failures within an item population, divided by the total number of life units expended by that population, during a particular measurement interval under stated condition.
- **Mean Time between Failures (MTBF):** A basic measure of reliability for repairable items: The mean number of life units during which all parts of the item perform within their specified limits, during a particular measurement interval under stated conditions.

Table 6: iCF 1ME MTBF

| Product | Condition                 | MTBF (Hours) |
|---------|---------------------------|--------------|
| iCF 1ME | Telcordia SR-332 GB, 25°C | >3,000,000   |

#### 5.3.5 Write Protect Function Support

Innodisk CF card within the write-protect function could prevent the CF card from modification and deletion. Write-protected data in CF card could only be read, that is, users could not write to it, edit it, append data to it, or delete it.

When users would like to make sure that neither themselves nor others could modify or destroy the file, users could switch on write-protection. Thus Innodisk CF card would process write-protect mechanism and disable flash memory to be written-in any data. Only while the system power-off, users could switch on write-protection. Write-protection could not be switched-on, after OS booting.

#### 5.3.6 Wear-Leveling

Flash memory can be erased a limited number of times. This number is called the erase cycle limit or write endurance limit and is defined by the flash array vendor. The erase cycle limit applies to each individual erase block in the flash device. iCF 1ME uses a wear-leveling algorithm to ensure that consecutive writes of a specific sector are not written physically to the same page in the flash. This spreads flash media usage evenly across all pages, thereby maximizing flash lifetime.

#### 5.3.7 TBW

| Parameter                               | Value                                    |  |  |  |
|-----------------------------------------|------------------------------------------|--|--|--|
| Read Cycles                             | Unlimited Read Cycles                    |  |  |  |
| Wear-Leveling Algorithm                 | Support                                  |  |  |  |
| Bad Blocks Management                   | Support                                  |  |  |  |
| Error Correct Code                      | Support                                  |  |  |  |
| Thermal Sensor                          | Support                                  |  |  |  |
| TBW*(Total Bytes Written)               | Unit: TB                                 |  |  |  |
| 8GB                                     | 2.34                                     |  |  |  |
| 16GB                                    | 4.68                                     |  |  |  |
| 32GB                                    | 9.37                                     |  |  |  |
| 64GB                                    | 18.75                                    |  |  |  |
| 128GB                                   | 37.5                                     |  |  |  |
| 256GB                                   | 75                                       |  |  |  |
| *Total bytes written is based on JEDEC  | 218. (Solid-State Drive Requirements and |  |  |  |
| Endurance Test Method)                  |                                          |  |  |  |
| **Lifespan is calculated by device writ | ten per day.                             |  |  |  |

#### 5.3.8 Mechanical Dimensions

Mechanical Dimension: 42.80±0.1/36.40±0.1/3.30±0.05mm (W/T/H)



#### Figure 1: Mechanical Dimension of iCF 1ME



Figure 2: Write Protect(Optional)

#### 5.4 Electrical Specifications

#### 5.4.1 DC Characteristic

Power supply requirement: 5V±0.5V DC or 3.3±0.3V

#### 5.4.2 Timing Specifications

#### 5.4.2.1 True IDE PIO Mode Read/Write Timing Specification



Figure 2: Read/Write Timing Diagram, PIO Mode

#### Note:

1. Device address comprises CS1#, CS0#, and HA[2:0].

2. Data comprises HD[15:0] (16-bit) or HD[7:0] (8-bit).

3. The negation of DSTROBE by the device is used to lengthen the PIO cycle. Whether the cycle is to be extended is determined by the host after Ta from the assertion of HIOR# or HIOW#. The assertion and negation of DSTROBE is described in the following three cases. (a) The device never negates DSTROBE: No wait is generated. (b) Device drives DSTROBE low before Ta: a wait is generated. The cycle is completed after DSTROBE is reasserted. For cycles in which a wait is generated and HIOR# is asserted, the device places read data on D15-D00 for Trd before DSTROBE is asserted.

|                     | Table 7: True IDE PIO Mode Read/ write Timing |        |        |        |        |        |  |  |  |
|---------------------|-----------------------------------------------|--------|--------|--------|--------|--------|--|--|--|
| PIC                 | ) timing parameters                           | Mode 0 | Mode 1 | Mode 2 | Mode 3 | Mode 4 |  |  |  |
| t <sub>0</sub>      | Cycle time (min.)                             | 600    | 383    | 240    | 180    | 120    |  |  |  |
| t1                  | Address valid to HIOR-/HIOW-<br>setup (min.)  | 70     | 50     | 30     | 30     | 25     |  |  |  |
| t <sub>2</sub>      | HIOR-/HIOW- 16-bit (min.)                     | 165    | 125    | 100    | 80     | 70     |  |  |  |
| t <sub>2</sub>      | HIOR-/HIOW- Register 8-bit<br>(min.)          | 290    | 290    | 290    | 80     | 70     |  |  |  |
| t <sub>2i</sub>     | HIOR-/HIOW- recovery time<br>(min.)           | -      | -      | -      | 70     | 25     |  |  |  |
| t <sub>3</sub>      | HIOW- data setup (min.)                       | 60     | 45     | 30     | 30     | 20     |  |  |  |
| t4                  | HIOW- data hold (min.)                        | 30     | 20     | 15     | 10     | 10     |  |  |  |
| t <sub>5</sub>      | HIOR- data setup (min.)                       | 50     | 35     | 20     | 20     | 20     |  |  |  |
| t <sub>6</sub>      | HIOR- data hold (min.)                        | 5      | 5      | 5      | 5      | 5      |  |  |  |
| t <sub>6z</sub>     | HIOR- data tri-state (max.)                   | 30     | 30     | 30     | 30     | 30     |  |  |  |
| t9                  | HIOR-/HIOW- to address valid hold             | 20     | 15     | 10     | 10     | 10     |  |  |  |
| t <sub>R</sub><br>D | Read data valid to IORDY active (min.)        | 0      | 0      | 0      | 0      | 0      |  |  |  |
| t <sub>A</sub>      | IORDY setup time                              | 35     | 35     | 35     | 35     | 35     |  |  |  |
| t <sub>B</sub>      | IORDY pulse width (max.)                      | 1250   | 1250   | 1250   | 1250   | 1250   |  |  |  |
| t <sub>C</sub>      | IORDY assertion to release (max.)             | 5      | 5      | 5      | 5      | 5      |  |  |  |

#### Table 7: True IDE PIO Mode Read/Write Timing

#### 5.4.2.2 True IDE Multiword DMA Mode Read/Write Timing Specification







#### Note:

1. If a card cannot sustain continuous, minimum cycle time DMA transfers, it may negate DMARQ during the time from the start of a DMA transfer cycle (to suspend DMA transfers in progress) and reassertion of the signal at a relatively later time to continue DMA transfer operations.

2. The host may negate this signal to suspend the DMA transfer in progress.

| <b></b>         |                                      |        |        |        |  |  |  |  |  |  |  |  |
|-----------------|--------------------------------------|--------|--------|--------|--|--|--|--|--|--|--|--|
| Mult            | tiword DMA timing parameters         | Mode 0 | Mode 1 | Mode 2 |  |  |  |  |  |  |  |  |
| t <sub>o</sub>  | Cycle time (min.)                    | 480    | 150    | 120    |  |  |  |  |  |  |  |  |
| t <sub>D</sub>  | HIOR-/HIOW- assertion width (min.)   | 215    | 80     | 70     |  |  |  |  |  |  |  |  |
| t <sub>E</sub>  | HIOR- data access (max.)             | 150    | 60     | 50     |  |  |  |  |  |  |  |  |
| t <sub>F</sub>  | HIOR- data hold (min.)               | 5      | 5      | 5      |  |  |  |  |  |  |  |  |
| t <sub>G</sub>  | HIOR-/HIOW- data setup (min.)        | 100    | 30     | 20     |  |  |  |  |  |  |  |  |
| t <sub>H</sub>  | HIOW- data hold (min.)               | 20     | 15     | 10     |  |  |  |  |  |  |  |  |
| tı              | DMACK to HIOR-/HIOW- setup<br>(min.) | 0      | 0      | 0      |  |  |  |  |  |  |  |  |
| tյ              | HIOR-/HIOW- to DMACK hold (min.)     | 20     | 5      | 5      |  |  |  |  |  |  |  |  |
| t <sub>KR</sub> | HIOR- negated width (min.)           | 50     | 50     | 25     |  |  |  |  |  |  |  |  |
| $t_{KW}$        | HIOW- negated width (min.)           | 215    | 50     | 25     |  |  |  |  |  |  |  |  |
| $t_{LR}$        | HIOR- to DMARQ delay (max.)          | 120    | 40     | 35     |  |  |  |  |  |  |  |  |
| $t_{LW}$        | HIOW- to DMARQ delay (max.)          | 40     | 40     | 35     |  |  |  |  |  |  |  |  |
| t <sub>M</sub>  | CS1-, CS0- valid to HIOR-/HIOW-      | 50     | 30     | 25     |  |  |  |  |  |  |  |  |
| $t_{N}$         | CS1-, CS0- hold                      | 15     | 10     | 10     |  |  |  |  |  |  |  |  |

| Table & True | TDE Multiword DM | A Read/Write Timing     |
|--------------|------------------|-------------------------|
|              |                  | A Redu / WIILE IIIIIIIU |

5.4.2.3 True IDE Ultra DMA Mode Data Burst Timing Specification

| Table 9: Timing Diagram | , Ultra DMA Mode 0-6 |
|-------------------------|----------------------|
|-------------------------|----------------------|

| Ultr              | Ultra DMA timing                                                                     |     | Mode 0 Mode 1 |      | e 1  | 1 Mode 2 |      | Mode 3 |      | Mode 4 |      | Mode 5   |      | Mode 6 |      |
|-------------------|--------------------------------------------------------------------------------------|-----|---------------|------|------|----------|------|--------|------|--------|------|----------|------|--------|------|
| para              | parameters                                                                           |     | Max.          | Min. | Max. | Min.     | Min. | Max.   | Min. | Max.   | Max. | Max.     | Min. | Max.   | Max. |
| ÷                 | Typical sustained                                                                    | 240 | _             | 160  | _    | 90       | _    | 60     | _    | 60     |      | 40       |      | 30     |      |
| t <sub>2CYC</sub> | average two cycle<br>time                                                            | 240 | -             | 100  | _    | 50       |      | 00     |      | 00     | -    | 40       | -    | 30     | -    |
| t <sub>cyc</sub>  | Cycle time allowing<br>for asymmetry and<br>clock variations (from<br>STROBE edge to | 112 | -             | 73   | -    | 39       | -    | 25     | -    | 25     | -    | 16.<br>8 | -    | 13     | -    |

iCF 1ME

|                   | STROBE edge)                                                                                                                                              |     |     |     |     |     |     |     |     |     |     |     |    |     |    |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|-----|----|
| t <sub>2CYC</sub> | Two cycle time<br>allowing for clock<br>variations (from rising<br>edge to next rising<br>edge or from falling<br>edge to next falling<br>edge of STROBE) | 230 | -   | 153 | -   | 86  | -   | 57  | -   | 57  | -   | 38  | -  | 29  | -  |
| $t_{\text{DS}}$   | Data setup time (at<br>recipient)                                                                                                                         | 15  | -   | 10  | -   | 7   | -   | 5   | -   | 5   | -   | 4   | -  | 2.6 | -  |
| t <sub>DH</sub>   | Data hold time (at recipient)                                                                                                                             | 5   | -   | 5   | -   | 5   | -   | 5   | -   | 5   | -   | 4.6 | -  | 3.5 | -  |
| t <sub>DVS</sub>  | Data valid setup time<br>at sender (from data<br>bus being valid until<br>STROBE edge)                                                                    | 70  | -   | 48  | -   | 20  | -   | 6.7 | -   | 6.7 | -   | 4.8 | -  | 4   | -  |
| t <sub>DVH</sub>  | Data valid hold time<br>at sender (from<br>STROBE edge until<br>data may become<br>invalid)                                                               | 6.2 | -   | 6.2 | -   | 6.2 | -   | 6.2 | -   | 6.2 | -   | 4.8 | -  | 4   | -  |
| $t_{LI}$          | Limited interlock time                                                                                                                                    | 0   | 150 | 0   | 150 | 0   | 100 | 0   | 100 | 0   | 100 | 0   | 75 | 0   | 60 |
| $t_{MLI}$         | Interlock time with minimum                                                                                                                               | 20  | -   | 20  | -   | 20  | -   | 20  | -   | 20  | -   | 20  | -  | 20  | -  |
| t <sub>UI</sub>   | Unlimited interlock<br>time                                                                                                                               | 0   | -   | 0   | -   | 0   | -   | 0   | -   | 0   | -   | 0   | -  | 0   | -  |
| t <sub>AZ</sub>   | Maximum time<br>allowed for output<br>drivers to release<br>(from being asserted<br>or negated)                                                           | -   | 10  | -   | 10  | -   | 10  | -   | 10  | -   | 10  | -   | 10 | -   | 10 |
| t <sub>zah</sub>  | Minimum delay time                                                                                                                                        | 20  | -   | 20  | -   | 20  | -   | 20  | -   | 20  | -   | 20  | -  | 20  | -  |
| t <sub>zad</sub>  | required for output<br>drivers to assert or<br>negate (from released<br>state)                                                                            | 0   | -   | 0   | -   | 0   | -   | 0   | -   | 0   | -   | 0   | -  | 0   | -  |
| t <sub>ENV</sub>  | Envelope time (from                                                                                                                                       | 20  | 70  | 20  | 70  | 20  | 55  | 20  | 55  | 20  | 55  | 20  | 50 | 20  | 50 |
|                   |                                                                                                                                                           |     |     |     |     |     |     |     |     |     |     |     | L  | L   | 1  |

| -                 | innodisk               |     |     |     |     |     |     |     |     |     |     |    | iCF 1 | ME |    |
|-------------------|------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|-------|----|----|
|                   | DMACK- to STOP and     |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | HDMARDY- during        |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | data out burst         |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | initiation)            |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | Ready-to-final-STRO    |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | BE time (no STROBE     |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
| +                 | edges shall be sent    | -   | 75  | -   | 70  | _   | 60  | -   | 60  | -   | 60  | _  | 50    | _  | 50 |
| t <sub>RFS</sub>  | this long after        | -   | 75  | -   | 70  | -   | 00  | -   | 00  | -   | 00  | -  | 50    | -  | 50 |
|                   | negation of            |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | DMARDY-)               |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | Ready-to-pause time    |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | (time that recipient   |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
| t <sub>RP</sub>   | shall wait to initiate | 160 | -   | 125 | -   | 100 | -   | 100 | -   | 100 | -   | 85 | -     | 85 | -  |
|                   | pause after negating   |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | DMARDY-)               |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
| +                 | Pull-up time before    |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
| $t_{IORD}$        | allowing IORDY to be   | -   | 20  | -   | 20  | -   | 20  | -   | 20  | -   | 20  | -  | 20    | -  | 20 |
| YZ                | released               |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
| t                 | Minimum time device    |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
| t <sub>ZIOR</sub> | shall wait before      | 0   | -   | 0   | -   | 0   | -   | 0   | -   | 0   | -   | 0  | -     | 0  | -  |
| DY                | driving IORDY          |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | Setup and hold times   |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
| t <sub>ACK</sub>  | for DMACK- (before     | 20  | -   | 20  | -   | 20  | -   | 20  | -   | 20  | -   | 20 | -     | 20 | -  |
|                   | assertion or negation) |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | Time from STROBE       |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | edge to negation of    |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
| $t_{SS}$          | DMARQ or assertion     | 50  |     | 50  | -   | 50  | -   | 50  | -   | 50  | -   | 50 | -     | 50 | -  |
|                   | of STOP (when sender   |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | terminates a burst)    |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | First STROBE time      |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | (for device to first   |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
| $t_{FS}$          | negate DSTROBE         | -   | 230 | -   | 200 | -   | 130 | -   | 120 | -   | 120 | -  | 90    | -  | 80 |
|                   | from STOP during a     |     |     |     |     |     |     |     |     |     |     |    |       |    |    |
|                   | data in burst)         |     |     |     |     |     |     |     |     |     |     |    |       |    |    |

#### 5.5 Transfer Function

#### 5.5.1 True IDE Mode I/O Transfer Function

The iCF 1ME can be configured in a True IDE Mode of operation. The iCF 1ME is configured in this mode only when –OE input signal is grounded by the host during the power off to power on cycle.

|                   |      | l.   |        | IDE Mode | -       |       |            |            |
|-------------------|------|------|--------|----------|---------|-------|------------|------------|
| Function Code     | -CS1 | -CS0 | -A0~A2 | -DMACK   | -IORD   | -IOWR | D15~D8     | D7~D0      |
|                   | L    | L    | Х      | Х        | Х       | Х     | Undefined  | Undefined  |
|                   |      |      |        |          |         |       | In/Out     | In/Out     |
|                   | L    | x    | х      | L        | L       | Х     | Undefined  | Undefined  |
|                   |      |      |        |          |         |       | Out        | Out        |
| Invalid Mode      | L    | X    | Х      | L        | Х       | L     | Undefined  | Undefined  |
|                   |      |      |        |          |         |       | In         | In         |
|                   | Х    | L    | Х      | L        | L       | Х     | Undefined  | Undefined  |
|                   |      |      |        |          |         |       | Out        | Out        |
|                   | Х    | L    | Х      | L        | Х       | L     | Undefined  | Undefined  |
|                   |      |      |        |          |         |       | In         | In         |
| Standby Mode      | Н    | н    | Х      | Н        | Х       | Х     | High Z     | High Z     |
| Task File Write   | Н    | L    | 1-7h   | Н        | Н       | L     | Don't Care | Data In    |
| Task File Read    | Н    | L    | 1-7h   | Н        | L       | Н     | High Z     | Data In    |
| PIO Data Register | Н    | L    | 0      | Н        | Н       | L     | Odd-Byte   | Even-Byte  |
| Write             |      |      |        |          |         |       | In         | In         |
| DMA Data          | Н    | Н    | Х      | L        | Н       | L     | Odd-Byte   | Even-Byte  |
| Register Write    |      |      |        |          |         |       | In         | In         |
| Ultra DMA Data    | Н    | Н    | Х      | L        | See Not | e 1   | Odd-Byte   | Even-Byte  |
| Register Write    |      |      |        |          |         |       | In         | In         |
| PIO Data Register | Н    | L    | 0      | Н        | L       | Н     | Odd-Byte   | Even-Byte  |
| Read              |      |      |        |          |         |       | Out        | Out        |
| DMA Data          | Н    | н    | Х      | L        | L       | Н     | Odd-Byte   | Even-Byte  |
| Register Read     |      |      |        |          |         |       | Out        | Out        |
| Ultra DMA Data    | Н    | Н    | Х      | L        | See Not | e 2   | Odd-Byte   | Even-Byte  |
| Register Read     |      |      |        |          |         |       | Out        | Out        |
| Control Register  | L    | Н    | 6h     | Н        | Н       | L     | Don't Care | Control In |
| Write             |      |      |        |          |         |       |            |            |
| Alt Status Read   | L    | Н    | 6h     | Н        | L       | Н     | High Z     | Status Out |
| Drive Address     | L    | н    | 7h     | Н        | L       | Н     | High Z     | Data Out   |

Table 10: True IDE Mode I/O Function

Note1: In Ultra DMA Data Register Write mode the signals –IORD, -IOWR and IORDY are

redefined and used as follows: -IORD as HSTROBE, -IOWR as STOP and IORDY as - DDMARDY. Data transfers with each edge of HSTROBE.

Note2: In Ultra DMA Data Register Read mode the signals –IORD, -IOWR and IORDY are redefined and used as follows: -IORD as –HDMARDY H, -IOWR as STOP and IORDY as DSTROBE. Data transfer with each edge of DSTROBE.

#### 5.6 Configuration Register

#### 5.6.1 Configuration Option Register (200h in Attribute Memory)

The Configuration Option Register is used to configure the cards interface, address decoding and interrupt and to issue a soft reset to the iCF 1ME.

|           |        |          | <b>j</b> . |       | <b>_</b> _ |       |       |       |
|-----------|--------|----------|------------|-------|------------|-------|-------|-------|
| Operation | D7     | D6       | D5         | D4    | D3         | D2    | D1    | D0    |
| R/W       | SRESET | LevelREQ | Conf5      | Conf4 | Conf3      | Conf2 | Conf1 | Conf0 |

#### Table 11: Configuration Option Register

| Name     | Description                                                                     |
|----------|---------------------------------------------------------------------------------|
| SRSET    | Soft Reset: Setting this bit to one (1), waiting the minimum reset time and     |
|          | returning to zero(0) places the iCF 1ME in the reset state. Setting this bit to |
|          | one (1) is equivalent to assertion of the +RESET signal except that the         |
|          | SRESET bit is not cleared. Returning this bit to zero (0) leaves the iCF 1ME in |
|          | the same un-configured, Reset state as following power-up and hardware          |
|          | reset. Contrast with Soft Reset in the Device Control Register.                 |
| LevelREQ | This bit is set to one (1) then Level Mode Interrupt is selected, and zero (0)  |
|          | then Pulse Mode is selected. Set to zero (0) by Reset.                          |
| Conf5-0  | Configuration Index: Set to zero (0) by reset. It is used to select operation   |
|          | mode of the iCF 1ME as shown below                                              |

#### Table 12: Information for Configuration Option Register

Note: Conf5 and Conf4 are reserved for CompactFlash Storage cards and shall be written as zero(0).

#### 5.6.2 Pin Replacement register (204h in Attribute Memory)

| Operation | D7 | D6 | D5     | D4 | D3 | D2 | D1     | D0 |
|-----------|----|----|--------|----|----|----|--------|----|
| Read      | 0  | 0  | Cready | 0  | 1  | 1  | Rready | 0  |
| Write     | 0  | 0  | Cready | 0  | 0  | 0  | Mready | 0  |

#### Table 13: Pin Replacement Register



| Name   | Description                                                            |
|--------|------------------------------------------------------------------------|
| Cready | This bit is set to one (1) when the bit Rready changes state. This bit |
|        | can also be written by the host.                                       |
| Rready | This bit is used to determine the internal state of the READY signal.  |
|        | This bit may be used to determine the state of the READY signal as     |
|        | this pin has been reallocated for use as Interrupt Request on an I/O   |
|        | card. When written, this bit acts as a mask (Mready) for writing the   |
|        | corresponding bit Cready.                                              |
| Mready | This bit acts as a mask for writing corresponding bit Cready.          |

 Table 14: Information for Pin Replacement Register

#### 5.6.3 Socket and Copy Register (206h in Attribute Memory)

This register contains additional configuration information. This register is always written by the system before writing the card's Configuration Index Register. This register is used for identification of the card from the other card.

| Operation | D7 | D6 | D5 | D4        | D3 | D2 | D1 | D0 |
|-----------|----|----|----|-----------|----|----|----|----|
| Read      | 0  | 0  | 0  | Obsolete  | 0  | 0  | 0  | 0  |
|           |    |    |    | (Drive #) |    |    |    |    |
| Write     | 0  | 0  | 0  | Obsolete  | х  | Х  | Х  | Х  |
|           |    |    |    | (Drive #) |    |    |    |    |

#### Table 15: Socket and Copy Register

| Name              | Description                                      |
|-------------------|--------------------------------------------------|
| Obsolete(Drive #) | This bit is obsolete and should be written as 0. |

#### 5.7 Software Interface

#### 5.7.1 True IDE Mode Addressing

When the iCF 1ME is configured in the True IDE mode, the I/O decoding is as follows:

| -CS1 | -CS0 | A2 | A1 | A0 | -DMACK | -IORD=0          | -IOWR=0          | Note   |  |  |  |  |  |  |
|------|------|----|----|----|--------|------------------|------------------|--------|--|--|--|--|--|--|
| 1    | 0    | 0  | 0  | 0  | 1      | PIO RD Data      | PIO WR Data      | 8 or   |  |  |  |  |  |  |
|      |      |    |    |    |        |                  |                  | 16 bit |  |  |  |  |  |  |
| 1    | 1    | Х  | Х  | Х  | 0      | DMA RD Data      | DMA WR Data      | 16 bit |  |  |  |  |  |  |
| 1    | 0    | 0  | 0  | 1  | 1      | Error Register   | Features         | 8 bit  |  |  |  |  |  |  |
| 1    | 0    | 0  | 1  | 0  | 1      | Sector Count     | Sector Count     | 8 bit  |  |  |  |  |  |  |
| 1    | 0    | 0  | 1  | 1  | 1      | Sector No.       | Sector No.       | 8 bit  |  |  |  |  |  |  |
| 1    | 0    | 1  | 0  | 0  | 1      | Cylinder Low     | Cylinder Low     | 8 bit  |  |  |  |  |  |  |
| 1    | 0    | 1  | 0  | 1  | 1      | Cylinder High    | Cylinder High    | 8 bit  |  |  |  |  |  |  |
| 1    | 0    | 1  | 1  | 0  | 1      | Select Card/Head | Select Card/Head | 8 bit  |  |  |  |  |  |  |
| 1    | 1    | 1  | 1  | 1  | 1      | Status           | Command          | 8 bit  |  |  |  |  |  |  |
| 0    | 1    | 1  | 1  | 0  | 1      | Alt Status       | Device Control   | 8 bit  |  |  |  |  |  |  |

Table 17: True IDE Mode I/O Decoding

#### 5.7.2 CF-ATA Register

The following section describes the hardware registers used by the host software to issue commands to the iCF 1ME.

Note:

In True IDE Mode of operation, the size of the transfer is based solely on the register being addressed. All registers are 8 bit only except for the Data Register, which is normally 16 bits, but can be programmed to use 8 bit transfers for Non-DMA operations through the use of the Set Features command. The data register is also 8 bits during a portion of the Read Long and Write Long commands, which exist solely for historical reasons and should not be used.

#### 5.7.2.1 Data Register

The Data Register is a 16 bit register, and it is used to transfer data blocks between the card and the host. This register overlaps the Error Register. This register can be accessed in word and byte mode.

| Data | Data Register |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
|------|---------------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| D15  | D14           | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Table 18: Data Register



#### 5.7.2.2 Error Register

This register contains additional information about the source of an error when an error is indicated in bit 0 of the Status register. The bits are defined as follows.

|     |     |    |      | -  |      |    |      |
|-----|-----|----|------|----|------|----|------|
| BBK | UNC | 0  | IDNF | 0  | ABRT | 0  | AMNF |
| D7  | D6  | D5 | D4   | D3 | D2   | D1 | D0   |

#### Table 19: Error Register

#### 5.7.2.3 Feature Register

This register provides information regarding features of the card that the host can utilize. This register is also accessed in PC Card modes on data D15-D8 during a write operation to Offset 0 with -CE2 low and -CE1 high.

#### Table 20: Feature Register

| Feature Re | Feature Register |    |    |    |    |    |    |  |  |  |
|------------|------------------|----|----|----|----|----|----|--|--|--|
| D7         | D6               | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |

#### 5.7.2.4 Sector Count Register

This registers the number of sectors of data requested to be transferred on a read or write operation between the host and the card. If the value in this register is zero, a count of 256 sectors is specified. If the command was successful, this register is zero at command completion. If not successfully completed, the register contains the number of sectors that need to be transferred in order to complete the request.

#### Table 21: Sector Count Register

| Sector Co | Sector Count Register |    |    |    |    |    |    |  |  |  |
|-----------|-----------------------|----|----|----|----|----|----|--|--|--|
| D7        | D6                    | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |

#### 5.7.2.5 Sector Number Register

This register contains the starting sector number or bits 7-0 of the Logical Block Address (LBA) for iCF 1ME data access for the subsequent command.

 Table 22: Sector Number Register

| Sector Number Register |    |    |    |    |    |    |    |  |  |
|------------------------|----|----|----|----|----|----|----|--|--|
| D7                     | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |

#### 5.7.2.6 Cylinder Low Register

This Register contains the low order 8 bits of the starting cylinder address or bits 15-8 of the Logical Block Address.

 Table 23: Cylinder Low Register

| Cylinder Low Register |    |    |    |    |    |    |    |  |  |
|-----------------------|----|----|----|----|----|----|----|--|--|
| D7                    | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |



#### 5.7.2.7 Cylinder High Register

This Register contains the high order 8 bits of the starting cylinder address or bits 23-16 of the Logical Block Address.

| Table 24: Cylinde | r High Register |
|-------------------|-----------------|
|-------------------|-----------------|

| Cylinder High Register |    |    |    |    |    |    |    |  |  |
|------------------------|----|----|----|----|----|----|----|--|--|
| D7                     | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |

#### 5.7.2.8 Device/Head Register

The Drive/Head register is used to select the drive and head. It is also used to select LBA addressing instead of cylinder/head/sector addressing.

Table 25: Device/Head Register

| 1  | LBA | 1  | DRV | HS3 | HS2 | HS1 | HS0 |
|----|-----|----|-----|-----|-----|-----|-----|
| D7 | D6  | D5 | D4  | D3  | D2  | D1  | D0  |

Bit7: this bit is set 1.

**Bit6**: LBA is a flag to select either Cylinder/Head/Sector or Logical Block Address mode. When LBA=0, Cylinder/Head/Sector mode is selected. When LBA=1, Logical Block Address is selected.

Bit5: this bit is set 1.

**Bit4**: DRV is the drive number. When DRV=0, drive (card) 0 is selected. When DRV=1, drive (card) 1 is selected.

**Bit3**: When operation in the Cylinder/Head/Sector mode, this is bit 3 of the head number. It is bit 27 in the Logical Block Address mode.

**Bit2**: When operation in the Cylinder/Head/Sector mode, this is bit 2 of the head number. It is bit 26 in the Logical Block Address mode.

**Bit1**: When operation in the Cylinder/Head/Sector mode, this is bit 1 of the head number. It is bit 25 in the Logical Block Address mode.

**Bit0**: When operation in the Cylinder/Head/Sector mode, this is bit 0 of the head number. It is bit 24 in the Logical Block Address mode.

#### 5.7.2.9 Status Register

These registers return the iCF 1ME status when read by the host. Reading the Status register does clear a pending interrupt while reading the Auxiliary Status register does not.

| BUSY | RDY | DWF | DSC | DRQ | CORR | 0  | ERR |
|------|-----|-----|-----|-----|------|----|-----|
| D7   | D6  | D5  | D4  | D3  | D2   | D1 | D0  |

Table 26: Status Register

**Bit7**: the busy bit is set when the iCF 1ME has access to the command buffer and registers and the host is locked out from accessing the command register and buffer. No other bits in this register are valid when this bit set to a 1.

**Bit6**: RDY indicates whether the device is capable of performing iCF 1ME operations. This bit is cleared at power up and remains cleared until the card is ready to accept a command. **Bit5**: This bit, if set, indicates a write fault has occurred.

Bit4: This bit is set when the iCF 1ME is ready.

**Bit3**: The Data Request is set when the iCF 1ME requires that information be transferred either to or from the host through the Data register.

During the data transfer of DMA commands, the card shall not asserted DMARD unless either the BUST bit, the DRQ, or both are set to one.

**Bit2**: This bit is set when a Correctable data error has been encountered and the data has been corrected. This condition does not terminate a multi-sector read operation.

**Bit1**: This bit is always to 0.

**Bit0**: This bit is set when the previous command has ended in some type of error. The bits in the Error register contain additional information description the error.

#### 5.7.2.10 Device Control Register

This register is used to control the iCF 1ME interrupt request and to issue an ATA soft reset to the card. This register can be written even if the device is BUSY.

|    | 5  |    |    |    |        |      |    |  |
|----|----|----|----|----|--------|------|----|--|
| Х  | Х  | Х  | Х  | Х  | SW Rst | -Ien | 0  |  |
| D7 | D6 | D5 | D4 | D3 | D2     | D1   | D0 |  |

Table 27: Device Control Register

**Bit7-3**: These bits are ignored.

**Bit2**: This bit is set to 1 in order to force the iCF 1ME to perform a Soft Reset operation. The Card remains in Reset until this bit is reset to `0'.

**Bit1**: the Interrupt Enable bit enables interrupts when the bit is 0. When the bit is 1, interrupt from the iCF 1ME are disabled. This bit also controls the Int bit in the Configuration and Status Register. This bit is set to 0 at power on and Reset.

**Bit0**: This bit is ignored.

#### 5.7.2.11 Drive Address Register

This register is provide for compatibility with the AT disk drive interface.

Table 28: Drive Address Register

| Х  | -WTG | -HS3 | -HS2 | -HS1 | -HS0 | -Nds1 | -Nds0 |
|----|------|------|------|------|------|-------|-------|
| D7 | D6   | D5   | D4   | D3   | D2   | D1    | D0    |

**Bit7**: this bit is unknown.

**Bit6**: this bit is – when a write operation is in progress; otherwise, it is 1.

Bit5: this bit is the negation of bit 3 in the Drive/Head register.

Bit4: this bit is the negation of bit 2 in the Drive/Head register.

Bit3: this bit is the negation of bit 1 in the Drive/Head register.



**Bit2**: this bit is the negation of bit 0 in the Drive/Head register.

**Bit1**: this bit is 0 when drive 1 is active and selected.

**Bit0**: this bit is 0 when the drive 0 is active and selected.

#### **5.8 Hardware Reset**

| Tuble 25. Thing Blagran, Hardware Reset |               |      |      |        |      |  |  |
|-----------------------------------------|---------------|------|------|--------|------|--|--|
|                                         | Item          | Min. | Max. | Normal | Unit |  |  |
| t <sub>su</sub> (RESET)                 | Reset Setup   | 20   | -    | -      | ms   |  |  |
|                                         | Time          |      |      |        |      |  |  |
| t <sub>REC</sub> (VCC)                  | -CE Recover   | 1    | -    | -      | us   |  |  |
|                                         | Time          |      |      |        |      |  |  |
| t <sub>PR</sub>                         | VCC rising up | 0.1  | 100  | -      | ms   |  |  |
|                                         | time          |      |      |        |      |  |  |
| t <sub>PF</sub>                         | VCC falling   | 3    | 300  | -      | ms   |  |  |
|                                         | down time     |      |      |        |      |  |  |
| t <sub>w</sub> (RESET)                  | Reset pulse   | 10   | -    | -      | ms   |  |  |
| t <sub>H</sub> (Hi-ZRESET)              | width         | 0    | -    | -      |      |  |  |
| t <sub>s</sub> (Hi-ZRESET)              |               | 0    | -    | -      |      |  |  |

#### Table 29: Timing Diagram, Hardware Reset

#### **5.9 Power on Reset**

When the VCC power reaches to 2.7V, the disk drive will be reset.

#### Table 30: Timing Diagram, Power On Reset

|                         | Item           | Min. | Max. | Normal | Unit | Note |
|-------------------------|----------------|------|------|--------|------|------|
| t <sub>s∪</sub> (RESET) | -CE Setup Time | 20   | -    | -      | ms   |      |
| t <sub>PR</sub>         | -VCC Rising Up | 0.1  | 100  | -      | ms   |      |
|                         | Time           |      |      |        |      |      |

#### **Power on Reset Timing**





#### **5.10 Support IDE Commands**

iCF 1ME supports the commands listed in Table 29.

**Table 31: IDE Commands** 

| Command               | Code | FR | SC | SN | СҮ | DH | LBA |
|-----------------------|------|----|----|----|----|----|-----|
| Check Power Mode      | E5H  | -  | -  | -  | -  | D  | -   |
| Execute Device        | 90H  | -  | -  | -  | -  | D  | -   |
| Diagnostic            | 9011 |    |    |    |    |    |     |
| Flush Cache           | E7H  | -  | -  | -  | -  | Y  | -   |
| Identify Device       | ECH  | -  | -  | -  | -  | D  | -   |
| Idle                  | E3H  | -  | Y  | -  | -  | D  | -   |
| Idle immediate        | E1H  | -  | -  | -  | -  | D  | -   |
| Read Buffer           | E4H  | -  | -  | -  | -  | D  | -   |
| Read DMA              | C8H  | -  | Y  | Y  | Y  | Y  | Y   |
| Read Sector(s)        | 20H  | -  | Y  | Y  | Y  | Y  | Y   |
| Read Verify Sector(s) | 40H  | -  | Y  | Y  | Y  | Y  | Y   |
| Set Features          | EFH  | Y  | -  | -  | -  | D  | -   |
| Set Multiple Mode     | C6H  | -  | Y  | -  | -  | D  | -   |
| Set Sleep Mode        | E6H  | -  | -  | -  | -  | D  | -   |
| SMART                 | B0h  | Y  | -  | -  | Y  | Y  | -   |
| Standby               | E2H  | -  | -  | -  | -  | D  | -   |
| Standby Immediate     | E0H  | -  | -  | -  | -  | D  | -   |
| Write Buffer          | E8H  | -  | -  | -  | -  | D  | -   |
| Write DMA             | CAH  | -  | Y  | Y  | Y  | Y  | Y   |
| Write Multiple        | C5h  | -  | Y  | Y  | Y  | Y  | Y   |
| Write Sector(s)       | 30H  | -  | Y  | Y  | Y  | Y  | Y   |

#### **Defines:**

- FR: Feature Register
- SC: Sector Count Register
- SN: Sector Number Register
- CY: Cylinder Registers
- DH: Card/Device/Head Register
- LBA: LBA Block Address Mode Supported

Y: The register contains a valid parameter for this command. For Card/Device/Head Register Y means both the CompactFlash Storage Card and head parameter are used; D – only the CompactFlash Storage Card parameter is valid and not the head parameter; C – The register contains command specific data (see command description for use).

# 5.10.1 Check power mode -E5h

Table 32: Check power mode information

|                 |     |   | - <b>-</b> |       |   |   |   |   |
|-----------------|-----|---|------------|-------|---|---|---|---|
| Register        | 7   | 6 | 5          | 4     | 3 | 2 | 1 | 0 |
| Command(7)      | E5h |   |            |       |   |   |   |   |
| C/D/H(6)        | Х   |   |            | Drive | Х |   |   |   |
| Cylinder        | Х   |   |            |       |   |   |   |   |
| High(5)         |     |   |            |       |   |   |   |   |
| Cylinder Low(4) | Х   |   |            |       |   |   |   |   |
| Sector          | Х   |   |            |       |   |   |   |   |
| Number(3)       |     |   |            |       |   |   |   |   |
| Sector Count(2) | Х   |   |            |       |   |   |   |   |
| Feature(1)      | Х   |   |            |       |   |   |   |   |

This command checks the power mode. If the CompactFlash Storage is in, going to, or recovering from the sleep mode, the CompactFlash Storage Card sets BSY, sets the Sector Count Register to 00h, clears BSY and generates an interrupt. If the 37ompactFlash Storage Card is in idle mode, the CompactFlash Storage Card sets BSY, sets the Sector Count Register to FFh, clears BSY and generates an interrupt.

# 5.10.2 Execute Device Diagnostic - 90h

 Table 33: Execute device diagnostic information

| Register        | 7   | 6 | 5 | 4     | 3 | 2 | 1 | 0 |
|-----------------|-----|---|---|-------|---|---|---|---|
| Command(7)      | 90h |   |   |       |   |   |   |   |
| C/D/H(6)        | Х   |   |   | Drive | Х |   |   |   |
| Cylinder        | Х   |   |   |       |   |   |   |   |
| High(5)         |     |   |   |       |   |   |   |   |
| Cylinder Low(4) | Х   |   |   |       |   |   |   |   |
| Sector          | Х   |   |   |       |   |   |   |   |
| Number(3)       |     |   |   |       |   |   |   |   |
| Sector Count(2) | Х   |   |   |       |   |   |   |   |
| Feature(1)      | Х   |   |   |       |   |   |   |   |

This command performs the internal diagnostic tests implemented by the CompactFlash Storage Card. When the diagnostic command is issued in the True IDE Mode, the Drive bit is ignored and the diagnostic command is executed by both the Master and the Slave with the Master responding with status for both devices. The Diagnostic codes are shown in Table 34. Diagnostic Codes are returned in the Error Register at the end of the command.

|      | Table 541 Blaghostic            |
|------|---------------------------------|
| Code | Error Type                      |
| 01h  | No Error Detected               |
| 02h  | Formatter Device Error          |
| 03h  | Sector Buffer Error             |
| 04h  | ECC Circuitry Error             |
| 05h  | Controller Microprocessor Error |
| 8Xh  | Slave Error in True IDE Mode    |
|      |                                 |

## Table 34: Diagnostic

# 5.10.3 Flush Cache- E7h

# 5.10.3.1 Command Code

E7h

### 5.10.3.2 Protocol

Non-data

### 5.10.3.3 Inputs

### Table 35: Flush cache command for inputs information

| Register     | 7   | 6  | 5   | 4   | 3  | 2 | 1 | 0 |
|--------------|-----|----|-----|-----|----|---|---|---|
| Features     | Na  |    |     |     |    |   |   |   |
| Sector Count | Na  |    |     |     |    |   |   |   |
| LBA Low      | Na  |    |     |     |    |   |   |   |
| LBA Mid      | Na  |    |     |     |    |   |   |   |
| LBA High     | Na  |    |     |     |    |   |   |   |
| Device       | obs | Na | obs | DEV | Na |   |   |   |
| Command      | E7h |    |     |     |    |   |   |   |

Device register-

DEV shall specify the selected device.

### 5.10.3.4 Normal Output

### Table 36: Flush cache command for normal output information

| Register     | 7   | 6    | 5   | 4   | 3   | 2  | 1  | 0   |
|--------------|-----|------|-----|-----|-----|----|----|-----|
| Error        | Na  |      |     |     |     |    |    |     |
| Sector Count | Na  |      |     |     |     |    |    |     |
| LBA Low      | Na  |      |     |     |     |    |    |     |
| LBA Mid      | Na  |      |     |     |     |    |    |     |
| LBA High     | Na  |      |     |     |     |    |    |     |
| Device       | obs | Na   | obs | DEV | Na  | Na | Na | Na  |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na | Na | ERR |

Device register-

DEV shall specify the selected device.

Status register-



BSY will be cleared to zero indicating command completion

DRDY will be set to one.

DF (Device Fault) will be cleared to zero.

DRQ will be cleared to zero

ERR will be cleared to zero.

### 5.10.3.5 Error Outputs

### Table 37: Flush cache command for error output information

| Register     | 7      | 6        | 5   | 4   | 3          | 2    | 1  | 0   |
|--------------|--------|----------|-----|-----|------------|------|----|-----|
| Error        | Na     | Na       | Na  | Na  | Na         | ABRT | Na | Na  |
| Sector Count | Na     |          |     |     |            |      |    |     |
| LBA Low      | LBA(7: | LBA(7:0) |     |     |            |      |    |     |
| LBA Mid      | LBA(1  | 5:8)     |     |     |            |      |    |     |
| LBA High     | LBA(23 | 3:16)    |     |     |            |      |    |     |
| Device       | Obs    | Na       | obs | DEV | LBA(27:24) |      |    |     |
| Status       | BSY    | DRDY     | DF  | Na  | DRQ        | Na   | Na | ERR |

Error register-

ABRT may be set to one if the device is not able to complete the action requested by the command.

### 5.10.3.6 LBA Low, LBA Mid, and LBA High, Device

Shall be written with the address of first unrecoverable error.

Status register-

BSY will be cleared to zero indicating command completion

DRDY will be set to one.

DF (Device Fault) will be cleared to one if a device fault has occurred.

DRQ will be cleared to zero

ERR will be set to one if an Error register bit is set to one.

### 5.10.3.7 Prerequisites

DRDY will be set to one.

### 5.10.3.8 Description

This command is used by the host to request the device to flush the write cache. If there is data in write cache, that data shall be written to the SSD. The BSY bit shall remain set to one until all data has been successfully written or an error occurs.

# 5.10.4 Identify Device- Ech

Table 38: Identify device information

|                 |     |   | ,, | ••••• |   |   |   |   |
|-----------------|-----|---|----|-------|---|---|---|---|
| Register        | 7   | 6 | 5  | 4     | 3 | 2 | 1 | 0 |
| Command(7)      | Ech |   |    |       |   |   |   |   |
| C/D/H(6)        | Х   | Х | Х  | Drive | Х |   |   |   |
| Cylinder        | Х   |   |    |       |   |   |   |   |
| High(5)         |     |   |    |       |   |   |   |   |
| Cylinder Low(4) | Х   |   |    |       |   |   |   |   |
| Sector          | Х   |   |    |       |   |   |   |   |
| Number(3)       |     |   |    |       |   |   |   |   |
| Sector Count(2) | Х   |   |    |       |   |   |   |   |
| Feature(1)      | Х   |   |    |       |   |   |   |   |

The Identify Device command enables the host to receive parameter information from the CompactFlash Storage Card. This command has the same protocol as the Read Sector(s) command. The parameter words in the buffer have the arrangement and meanings defined in Table 35. All reserved bits or words are zero. Hosts should not depend in Obsolete words in Identify Device containing 0. Table 35 specifies each filed in the data returned by the Identify Device Command. In Table 35, X indicates a numeric nibble vale specific to the card and aaaa indicates an ASCII string specific to the particular drive.

| Word | Description                                                          | Value |
|------|----------------------------------------------------------------------|-------|
|      | General configuration bit-significant information:                   |       |
|      | 15 0 = ATA device                                                    |       |
|      | 14-8 Retired                                                         |       |
|      | 7 1 = removable media device                                         |       |
| 0    | 6 Obsolete                                                           | 044Ah |
|      | 5-3 Retired                                                          |       |
|      | 2 Response incomplete                                                |       |
|      | 1 Retired                                                            |       |
|      | 0 Reserved                                                           |       |
| 1    | Obsolete                                                             | XXXXh |
| 2    | Specific configuration                                               | 0000h |
| 3    | Obsolete                                                             | 00XXh |
| 4-5  | Retired                                                              | XXXXh |
| 6    | Obsolete                                                             | XXXXh |
| 7-8  | Reserved for assignment by the CompactFlash <sup>™</sup> Association | XXXXh |

### **Table 39: IDENTIFY DEVICE information**

iCF 1ME

|       |                                                                                  | ICF 1ME    |
|-------|----------------------------------------------------------------------------------|------------|
| 9     | Retired                                                                          | 0000h      |
| 10-19 | Serial number (20 ASCII characters)                                              | 20 ASCII   |
| 10 19 |                                                                                  | characters |
| 20-21 | Retired                                                                          | 0002h      |
| 22    | Obsolete                                                                         | 0004h      |
| 23-26 | Firmware revision (8 ASCII characters)                                           | 8 ASCII    |
| 23 20 |                                                                                  | characters |
| 27-46 | Model number (40 ASCII characters)                                               | 40 ASCII   |
|       |                                                                                  | characters |
|       | 15-8 80h                                                                         |            |
| 47    | 7-0 00h = Reserved                                                               | 8001h      |
|       | 01h-FFh = Maximum number of sectors that shall be transferred per interrupt      |            |
|       | on READ/WRITE MULTIPLE commands                                                  |            |
| 48    | Reserved                                                                         | 0000h      |
|       | Capabilities                                                                     |            |
|       | 15-14 Reserved for the IDENTIFY PACKET DEVICE command.                           |            |
|       | 13 1 = Standby timer values as specified in this standard are supported          |            |
|       | 0 = Standby timer values shall be managed by the device                          |            |
|       | 12 Reserved for the IDENTIFY PACKET DEVICE command.                              |            |
| 49    | 11 1 = IORDY supported                                                           | 0F00h      |
|       | 0 = IORDY may be supported                                                       |            |
|       | 10 1 = IORDY may be disabled                                                     |            |
|       | 9 1 = LBA supported                                                              |            |
|       | 8 1 = DMA supported.                                                             |            |
|       | 7-0 Retired                                                                      |            |
|       | Capabilities                                                                     |            |
|       | 15 Shell be cleared to zero                                                      |            |
|       | 14: Shall be set to one                                                          |            |
| 50    | 13-2 Reserved                                                                    | 0000h      |
|       | 1 Obsolete                                                                       |            |
|       | 0 Shall be set to one to indicate a device specific Standby timer value minimum. |            |
| 51    | Obsolete                                                                         | 0200h      |
| 52    | Obsolete                                                                         | 0000h      |
|       | 15-3 Reserved                                                                    |            |
| 53    | 2 1 = the fields reported in word 88 are valid Reserved                          | 0007h      |
|       | 0 = the fields reported in word 88 are not valid                                 |            |
|       |                                                                                  |            |

|                | 1 1 = the fields reported in words (70:64) are valid                          |          |
|----------------|-------------------------------------------------------------------------------|----------|
|                | 0 = the fields reported in words (70:64) are not valid                        |          |
|                | 0 Obsolete                                                                    |          |
| 54             | Number of current logical cylinders                                           | XXXXh    |
| 55             | Number of current logical heads                                               | XXXXh    |
| 56             | Number of current logical sectors per logical track                           | XXXXh    |
| 57-58          | Current capacity in sectors                                                   | XXXXh    |
|                | 15-9 Reserved                                                                 |          |
|                | 8 1 = Multiple sector setting is valid                                        | 24204    |
| 59             | 7-0 xxh = Current setting for number of sectors that shall be transferred per | 01XXh    |
|                | interrupt on R/W Multiple command                                             |          |
| 60-61          | Total number of user addressable sectors                                      | XXXXXXXX |
| 62             | Obsolete                                                                      | 0000h    |
|                | 15-11 Reserved                                                                |          |
|                | 10 1 = Multiword DMA mode 2 is selected                                       |          |
|                | 0 = Multiword DMA mode 2 is not selected                                      |          |
|                | 9 1 = Multiword DMA mode 1 is selected                                        |          |
|                | 0 = Multiword DMA mode 1 is not selected                                      |          |
| 63             | 8 1 = Multiword DMA mode 0 is selected                                        | XX07h    |
|                | 0 = Multiword DMA mode 0 is not selected                                      |          |
|                | 7-3 Reserved                                                                  |          |
|                | 2 1 = Multiword DMA mode 2 and below are supported                            |          |
|                | 1 1 = Multiword DMA mode 1 and below are supported                            |          |
|                | 0 1 = Multiword DMA mode 0 is supported                                       |          |
|                | 15-8 Reserved                                                                 |          |
| 64             | 7-0 PIO modes supported                                                       | 0003h    |
|                | Minimum Multiword DMA transfer cycle time per word                            |          |
| 65             | 15-0 Cycle time in nanoseconds                                                | 0078h    |
|                | Manufacturer's recommended Multiword DMA transfer cycle time                  |          |
| 66             | 15-0 Cycle time in nanoseconds                                                | 0078h    |
|                | Minimum PIO transfer cycle time without flow control                          |          |
| 67             | 15-0 Cycle time in nanoseconds                                                | 0078h    |
|                | Minimum PIO transfer cycle time with IORDY flow control                       |          |
| 68             | 15-0 Cycle time in nanoseconds                                                | 0078h    |
| 60.70          | Reserved (for future command overlap and queuing)                             | 0000h    |
| 69-70          | · · · · · · · · · · · · · · · · · · ·                                         |          |
| 69-70<br>71-74 | Reserved for the IDENTIFY PACKET DEVICE command.                              | 0000h    |

|       |                                                  | ICF IME |
|-------|--------------------------------------------------|---------|
|       | 15-5 Reserved                                    |         |
|       | 4-0 Maximum queue depth - 1                      |         |
|       |                                                  | 0000h   |
| 76-79 | Reserved for Serial ATA                          | 0000h   |
| 7075  |                                                  | 0000h   |
|       |                                                  | 0000h   |
|       | Major version number                             |         |
|       | 0000h or FFFFh = device does not report version  |         |
|       | 15 Reserved                                      |         |
|       | 14 Reserved for ATA/ATAPI-14                     |         |
|       | 13 Reserved for ATA/ATAPI-13                     |         |
|       | 12 Reserved for ATA/ATAPI-12                     |         |
|       | 11 Reserved for ATA/ATAPI-11                     |         |
|       | 10 Reserved for ATA/ATAPI-10                     |         |
| 80    | 9 Reserved for ATA/ATAPI-9                       | 0080h   |
| 80    | 8 Reserved for ATA/ATAPI-8                       | 000011  |
|       | 7 1 = supports ATA/ATAPI-7                       |         |
|       | 6 1 = supports ATA/ATAPI-6                       |         |
|       | 5 1 = supports ATA/ATAPI-5                       |         |
|       | 4 1 = supports ATA/ATAPI-4                       |         |
|       | 3 Obsolete                                       |         |
|       | 2 Obsolete                                       |         |
|       | 1 Obsolete                                       |         |
|       | 0 Reserved                                       |         |
|       | Minor version number                             |         |
| 81    | 0000h or FFFFh = device does not report version  | 0000h   |
|       | 0001h-FFFEh = See 6.17.41                        |         |
|       | Command set supported.                           |         |
|       | 15 Obsolete                                      |         |
|       | 14 1 = NOP command supported                     |         |
|       | 13 1 = READ BUFFER command supported             |         |
| 82    | 12 1 = WRITE BUFFER command supported            | 742Bh   |
| 02    | 11 Obsolete                                      | 742011  |
|       | 10 1 = Host Protected Area feature set supported |         |
|       | 9 1 = DEVICE RESET command supported             |         |
|       | 8 1 = SERVICE interrupt supported                |         |
|       | 7 1 = release interrupt supported                |         |
|       |                                                  |         |

| 6       1 = look-shead supported         5       1 = write cache supported         5       1 = write cache supported         6       1 = mandatory Power Management feature set supported         2       1 = Removable Media feature set supported         1       1 = Security Mode feature set supported         0       1 = Security Mode feature set supported         0       1 = SMART feature set supported         15       Shall be cleared to zero         14       Shall be cleared to zero         13       1 = FLUSH CACHE EXT command supported         12       1 = mandatory FUSH CACHE command supported         11       1 = Device Configuration Overlay feature set supported         10       1 = 48-bit Address feature set supported         10       1 = 48-bit Address feature set supported         10       1 = SET MAX security extension supported         11       1 = Device Configuration Overlay feature set supported         12       1 = mandatory FLUSH CACHE command supported         13       1 = FLUSH CACHE EXT command supported         10       1 = 48-bit Address feature set supported         11       1 = Device Configuration Overlay feature set supported         12       1 = SET MAX security extension suported         13                                                                                                                                                                                                                 |    |       |                                                                             | ICF IME |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------|-----------------------------------------------------------------------------|---------|
| Shall be cleared to zero to indicate that the PACKET Command feature set is not supported.         3       1 = mandatory Power Management feature set supported         2       1 = Removable Media feature set supported         1       1 = Security Mode feature set supported         0       1 = Shall be deared to zero         14       Shall be cleared to zero         15       Shall be cleared to zero         13       1 = FLUSH CACHE EXT command supported         12       1 = mandatory FLUSH CACHE command supported         13       1 = FLUSH CACHE EXT command supported         14       1 = Device Configuration Overlay feature set supported         10       1 = 48-bit Address feature set supported         10       1 = 48-bit Address feature set supported         10       1 = 48-bit Address feature set supported         11       1 = Device Configuration Overlay feature set supported         12       1 = mandatory fLUSH CACHE command supported         10       1 = 48-bit Address feature set supported         11       1 = Device Configuration Overlay feature set supported         12       1 = mandatory fLUSH CACHE command supported         10       1 = Automatic Acoustic Management feature set supported         11       1 = Automatic Acoustic Management feature set supported                                                                                                                                                           |    | 6     | 1 = look-ahead supported                                                    |         |
| 4       not supported.         3       1 = mandatory Power Management feature set supported         2       1 = Removable Media feature set supported         1       1 = Security Mode feature set supported         0       1 = Security Mode feature set supported         0       1 = Security Mode feature set supported         1       1 = Security Mode feature set supported         0       1 = SMART feature set supported         13       1 = FLUSH CACHE EXT command supported         12       1 = mandatory FLUSH CACHE command supported         10       1 = 48-bit Address feature set supported         10       1 = 48-bit Address feature set supported         10       1 = SET KAX security extension supported         7       See Address Offset Reserved Area Boot, INCITS TR27:2001         6       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported         3       1 = Advanced Power Management feature set supported         2       1 = CFA feature set supported         3       1 = Advanced Power Management feature set supported         1       1 = READ/WRITE DMA QUEUED supported         2       1 = CFA feature supported extension         15       Shall be set to one                                                                                                                                                                                                     |    | 5     | 1 = write cache supported                                                   |         |
| not supported.         3       1 = mandatory Power Management feature set supported         2       1 = Removable Media feature set supported         0       1 = Security Mode feature set supported         0       1 = Security Mode feature set supported         0       1 = Security Mode feature set supported         0       1 = SMART feature set supported         15       Shall be cleared to zero         14       Shall be set to one         12       1 = mandatory FLUSH CACHE Command supported         11       1 = Device Configuration Overlay feature set supported         10       1 = 48-bit Address feature set supported         11       1 = Device Configuration Overlay feature set supported         12       1 = mandatory FLUSH CACHE command supported         10       1 = 48-bit Address feature set supported         10       1 = 48-bit Address feature set supported         11       1 = Device Configuration Supported to spinup after power-up         5       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported                                                                                                                                                                          |    | 4     | Shall be cleared to zero to indicate that the PACKET Command feature set is |         |
| 2       1 = Removable Media feature set supported         1       1 = Security Mode feature set supported         0       1 = SMART feature set supported         15       Shall be cleared to zero         14       Shall be set to one         13       1 = FLUSH CACHE EXT command supported         12       1 = mandatory FLUSH CACHE command supported         11       1 = Device Configuration Overlay feature set supported         10       1 = 48-bit Address feature set supported         9       1 = Automatic Acoustic Management feature set supported         83       8       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported       5100h         7       See Address Offset Reserved Area Boot, INCITS TR27:2001       6         6       1 = SET FEATURES subcommand required to spinup after power-up       5         5       1 = Power-Up In Standby feature set supported       1         3       1 = Advanced Power Management feature set supported       1         1       1 = READ/WRITE DMA QUEUED supported       1         1       1 = READ/WRITE DMA QUEUED supported       1         1       1 = TREATURES subported extension       1         15       Shall be cleared to zero       1                                                                                                                                                                                                |    | -     | not supported.                                                              |         |
| 1       1 = Security Mode feature set supported         0       1 = SMART feature set supported         Command sets supported.       15         15       Shall be cleared to zero         14       Shall be set to one         13       1 = FLUSH CACHE EXT command supported         12       1 = mandatory FLUSH CACHE command supported         10       1 = Attomatic Accustic Management feature set supported         9       1 = Automatic Acoustic Management feature set supported         83       8       1 = SET MAX security extension supported         7       See Address Offset Reserved Area Boot, INCITS TR27:2001         6       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported         3       1 = REMOVABUE Media Status Notification feature set supported         4       1 = REMOVABUE Media Status Notification feature set supported         2       1 = CFA feature set supported         3       1 = Advanced Power Management feature set supported         2       1 = CFA feature set supported         3       1 = ADOWNLOAD MICROCODE command supported         1       1 = READ/WRITE DMA QUEUED supported         1       1 = DEWINLOAD MICROCODE command supported         1       1 = DEI                                                                                                                                                                                     |    | 3     | 1 = mandatory Power Management feature set supported                        |         |
| 0       1 = SMART feature set supported         Command sets supported.       15         15       Shall be cleared to zero         14       Shall be set to one         13       1 = FLUSH CACHE EXT command supported         12       1 = mandatory FLUSH CACHE command supported         10       1 = Automatic Acoustic Management feature set supported         9       1 = Automatic Acoustic Management feature set supported         83       8       1 = SET MAX security extension supported         7       See Address Offset Reserved Area Boot, INCITS TR27:2001         6       1 = SET FFATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported         4       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported         4       1 = Removable Media Status Notification feature set supported         2       1 = CFA feature set supported         1       1 = READ/WRITE DMA QUEUED supported         2       1 = CFA feature set supported         1       1 = DOWNLOAD MICROCODE command supported         2       1 = DOWNLOAD MICROCODE command supported         15       Shall be cleared to zero         14       Shall be cleared to ze                                                                                                                                                                                     |    | 2     | 1 = Removable Media feature set supported                                   |         |
| Command sets supported.         15       Shall be cleared to zero         14       Shall be set to one         13       1 = FLUSH CACHE EXT command supported         12       1 = mandatory FLUSH CACHE command supported         11       1 = Device Configuration Overlay feature set supported         10       1 = 48-bit Address feature set supported         9       1 = Automatic Acoustic Management feature set supported         83       8       1 = SET MAX security extension supported         7       See Address Offset Reserved Area Boot, INCITS TR27:2001         6       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported         3       1 = Advanced Power Management feature set supported         4       1 = Removable Media Status Notification feature set supported         2       1 = CFA feature set supported         3       1 = Advanced Power Management feature set supported         2       1 = CFA feature set supported         3       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported         15       Shall be cleared to zero         14       Shall be set to one         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported <td></td> <td>1</td> <td>1 = Security Mode feature set supported</td> <td></td>                                                                                                         |    | 1     | 1 = Security Mode feature set supported                                     |         |
| 15       Shall be cleared to zero         14       Shall be set to one         13       1 = FLUSH CACHE EXT command supported         12       1 = mandatory FLUSH CACHE command supported         11       1 = Device Configuration Overlay feature set supported         10       1 = 48-bit Address feature set supported         9       1 = Automatic Acoustic Management feature set supported         83       8       1 = SET MAX security extension supported         7       See Address Offset Reserved Area Boot, INCITS TR27:2001         6       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported         4       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported         2       1 = CFA feature set supported         3       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported         15       Shall be cleared to zero         14       Shall be set to one         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report         4003h       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         9 <t< td=""><td></td><td>0</td><td>1 = SMART feature set supported</td><td></td></t<>                                                                                                      |    | 0     | 1 = SMART feature set supported                                             |         |
| 14       Shall be set to one         13       1 = FLUSH CACHE EXT command supported         12       1 = mandatory FLUSH CACHE command supported         11       1 = Device Configuration Overlay feature set supported         10       1 = 48-bit Address feature set supported         9       1 = Automatic Acoustic Management feature set supported         83       8       1 = SET MAX security extension supported         7       See Address Offset Reserved Area Boot, INCITS TR27:2001         6       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported         3       1 = Advanced Power Management feature set supported         4       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported         4       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported         15       Shall be set to one         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report         40       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         9       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         9       1 = WRITE DMA                                                                                                                                                   |    | Comma | and sets supported.                                                         |         |
| 13       1 = FLUSH CACHE EXT command supported         12       1 = mandatory FLUSH CACHE command supported         11       1 = Device Configuration Overlay feature set supported         10       1 = 48-bit Address feature set supported         9       1 = Automatic Acoustic Management feature set supported         83       8       1 = SET MAX security extension supported         83       8       1 = SET FAX security extension supported         6       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Newer-Up In Standby feature set supported         3       1 = Advanced Power Management feature set supported         4       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported         4       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported         11       1 = READ/WRITE DMA QUEUED supported         12       Reserved for technical report         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report         40       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT         8 <td></td> <td>15</td> <td>Shall be cleared to zero</td> <td></td>                                                                                   |    | 15    | Shall be cleared to zero                                                    |         |
| 121 = mandatory FLUSH CACHE command supported111 = Device Configuration Overlay feature set supported101 = 48-bit Address feature set supported91 = Automatic Acoustic Management feature set supported8381 = SET MAX security extension supported7See Address Offset Reserved Area Boot, INCITS TR27:200161 = SET FEATURES subcommand required to spinup after power-up51 = Power-Up In Standby feature set supported41 = Removable Media Status Notification feature set supported31 = Advanced Power Management feature set supported21 = CFA feature set supported11 = READ/WRITE DMA QUEUED supported01 = DOWNLOAD MICROCODE command supported131 = IDLE IMMEDIATE with UNLOAD FEATURE supported12Reserved for technical report8411Reserved for technical report8411Reserved for technical report841 = URG bit supported for READ STREAM DMA EXT and WRITE STREAM EXT91 = URG bit Supported for READ STREAM DMA EXT and READ STREAM EXT81 = 64-bit World wide name supported71 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    | 14    | Shall be set to one                                                         |         |
| 11       1 = Device Configuration Overlay feature set supported         10       1 = 48-bit Address feature set supported         9       1 = Automatic Acoustic Management feature set supported         83       8       1 = SET MAX security extension supported       5100h         7       See Address Offset Reserved Area Boot, INCITS TR27:2001       6       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported       4       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported       1       1 = READ/WRITE DMA QUEUED supported         2       1 = CFA feature set supported       1       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported       1       1 = READ/WRITE DMA QUEUED supported         10       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported       1       1 = TLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report       4003h       4003h       1         10       1 = URG bit supported for READ STREAM DMA EXT and WRITE STREAM EXT       9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT         8       1 = 64-bit World wide name supported       7       1 = WRITE DMA QUEUED FUA EXT command supported <td></td> <td>13</td> <td>1 = FLUSH CACHE EXT command supported</td> <td></td> |    | 13    | 1 = FLUSH CACHE EXT command supported                                       |         |
| 10       1 = 48-bit Address feature set supported         9       1 = Automatic Acoustic Management feature set supported         83       8       1 = SET MAX security extension supported       5100h         7       See Address Offset Reserved Area Boot, INCITS TR27:2001       6       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported       4       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported       2       1 = CFA feature set supported         2       1 = CFA feature set supported       1       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported       0       1 = DOWNLOAD MICROCODE command supported         Command set/feature supported extension         15       Shall be cleared to zero       14       Shall be set to one         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported       12       Reserved for technical report         84       11       Reserved for technical report       4003h         10       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT       9         9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT       8         1       1 = G4-bit World wide na                                                                                                              |    | 12    | 1 = mandatory FLUSH CACHE command supported                                 |         |
| 9       1 = Automatic Acoustic Management feature set supported       5100h         83       1 = SET MAX security extension supported       5100h         7       See Address Offset Reserved Area Boot, INCITS TR27:2001       5         6       1 = SET FEATURES subcommand required to spinup after power-up       5         5       1 = Power-Up In Standby feature set supported       4         4       1 = Removable Media Status Notification feature set supported       3         3       1 = Advanced Power Management feature set supported       4         1       1 = READ/WRITE DMA QUEUED supported       4         0       1 = DOWNLOAD MICROCODE command supported       5         15       Shall be cleared to zero       14         14       Shall be set to one       13         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported       4003h         10       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT       9         9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT       4003h         10       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT       4003h         10       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT       4003h         11       1 = 64-bit World wide name supported       7                                                                                                                                                                 |    | 11    | 1 = Device Configuration Overlay feature set supported                      |         |
| 83       8       1 = SET MAX security extension supported       5100h         7       See Address Offset Reserved Area Boot, INCITS TR27:2001       6       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported       4       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported       2       1 = CFA feature set supported         2       1 = CFA feature set supported       1       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported       5         15       Shall be cleared to zero       14         14       Shall be set to one       13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report       4003h       4003h         10       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT       9         9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT       8         13       1 = 64-bit World wide name supported       7                                                                                                                                                                                                                                                                                                                                                           |    | 10    | 1 = 48-bit Address feature set supported                                    |         |
| 7       See Address Offset Reserved Area Boot, INCITS TR27:2001         6       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported         4       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported         2       1 = CFA feature set supported         1       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported         Command set/feature supported extension         15       Shall be cleared to zero         14       Shall be set to one         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report         4003h       10       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT         8       1 = 64-bit World wide name supported         7       1 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                    |    | 9     | 1 = Automatic Acoustic Management feature set supported                     |         |
| 6       1 = SET FEATURES subcommand required to spinup after power-up         5       1 = Power-Up In Standby feature set supported         4       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported         2       1 = CFA feature set supported         1       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported         Command set/feature supported extension         15       Shall be cleared to zero         14       Shall be set to one         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report         4003h       10       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT         8       1 = 64-bit World wide name supported         7       1 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 83 | 8     | 1 = SET MAX security extension supported                                    | 5100h   |
| 5       1 = Power-Up In Standby feature set supported         4       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported         2       1 = CFA feature set supported         1       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported         0       1 = DOWNLOAD MICROCODE command supported         15       Shall be cleared to zero         14       Shall be set to one         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report         4003h       10         10       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT         8       1 = 64-bit World wide name supported         7       1 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    | 7     | See Address Offset Reserved Area Boot, INCITS TR27:2001                     |         |
| 4       1 = Removable Media Status Notification feature set supported         3       1 = Advanced Power Management feature set supported         2       1 = CFA feature set supported         1       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported         0       1 = DOWNLOAD MICROCODE command supported         15       Shall be cleared to zero         14       Shall be set to one         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report         84       11       Reserved for technical report         9       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT         8       1 = 64-bit World wide name supported         7       1 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    | 6     | 1 = SET FEATURES subcommand required to spinup after power-up               |         |
| 3       1 = Advanced Power Management feature set supported         2       1 = CFA feature set supported         1       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported         Command set/feature supported extension         15       Shall be cleared to zero         14       Shall be set to one         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report         84       11       Reserved for technical report         4003h       10       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT         8       1 = 64-bit World wide name supported         7       1 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    | 5     | 1 = Power-Up In Standby feature set supported                               |         |
| 2       1 = CFA feature set supported         1       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported         Command set/feature supported extension         15       Shall be cleared to zero         14       Shall be set to one         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report         84       11       Reserved for technical report         4003h       10       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT         8       1 = 64-bit World wide name supported         7       1 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |    | 4     | 1 = Removable Media Status Notification feature set supported               |         |
| 1       1 = READ/WRITE DMA QUEUED supported         0       1 = DOWNLOAD MICROCODE command supported         0       1 = DOWNLOAD MICROCODE command supported         15       Shall be cleared to zero         14       Shall be set to one         13       1 = IDLE IMMEDIATE with UNLOAD FEATURE supported         12       Reserved for technical report         84       11       Reserved for technical report         4003h       10       1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         9       1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT         8       1 = 64-bit World wide name supported         7       1 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    | 3     | 1 = Advanced Power Management feature set supported                         |         |
| 01 = DOWNLOAD MICROCODE command supportedCommand set/feature supported extension15Shall be cleared to zero14Shall be set to one131 = IDLE IMMEDIATE with UNLOAD FEATURE supported12Reserved for technical report8411101 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT91 = 0RG bit supported for READ STREAM DMA EXT and READ STREAM EXT81 = 64-bit World wide name supported71 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    | 2     | 1 = CFA feature set supported                                               |         |
| Command set/feature supported extension15Shall be cleared to zero14Shall be set to one131 = IDLE IMMEDIATE with UNLOAD FEATURE supported12Reserved for technical report841111Reserved for technical report4003h101 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT91 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT81 = 64-bit World wide name supported71 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    | 1     | 1 = READ/WRITE DMA QUEUED supported                                         |         |
| 15Shall be cleared to zero14Shall be set to one131 = IDLE IMMEDIATE with UNLOAD FEATURE supported12Reserved for technical report11Reserved for technical report8411101 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT91 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT81 = 64-bit World wide name supported71 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    | 0     | 1 = DOWNLOAD MICROCODE command supported                                    |         |
| 14Shall be set to one131 = IDLE IMMEDIATE with UNLOAD FEATURE supported12Reserved for technical report8411Reserved for technical report4003h101 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT91 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT81 = 64-bit World wide name supported71 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    | Comma | and set/feature supported extension                                         |         |
| 131 = IDLE IMMEDIATE with UNLOAD FEATURE supported12Reserved for technical report8411Reserved for technical report4003h101 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT91 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT81 = 64-bit World wide name supported71 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    | 15    | Shall be cleared to zero                                                    |         |
| 12Reserved for technical report8411Reserved for technical report4003h101 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT91 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT81 = 64-bit World wide name supported71 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    | 14    | Shall be set to one                                                         |         |
| 8411Reserved for technical report4003h101 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT91 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT81 = 64-bit World wide name supported71 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |    | 13    | 1 = IDLE IMMEDIATE with UNLOAD FEATURE supported                            |         |
| <ul> <li>1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT</li> <li>1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT</li> <li>1 = 64-bit World wide name supported</li> <li>1 = WRITE DMA QUEUED FUA EXT command supported</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |    | 12    | Reserved for technical report                                               |         |
| <ul> <li>9 1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT</li> <li>8 1 = 64-bit World wide name supported</li> <li>7 1 = WRITE DMA QUEUED FUA EXT command supported</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 84 | 11    | Reserved for technical report                                               | 4003h   |
| <ul> <li>8 1 = 64-bit World wide name supported</li> <li>7 1 = WRITE DMA QUEUED FUA EXT command supported</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    | 10    | 1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT         |         |
| 7 1 = WRITE DMA QUEUED FUA EXT command supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    | 9     | 1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT           |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    | 8     | 1 = 64-bit World wide name supported                                        |         |
| 6 1 = WRITE DMA FUA EXT and WRITE MULTIPLE FUA EXT commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    | 7     | 1 = WRITE DMA QUEUED FUA EXT command supported                              |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    | 6     | 1 = WRITE DMA FUA EXT and WRITE MULTIPLE FUA EXT commands                   |         |

|    | 1     |                                                                             |       |
|----|-------|-----------------------------------------------------------------------------|-------|
|    |       | supported                                                                   |       |
|    | 5     | 1 = General Purpose Logging feature set supported                           |       |
|    | 4     | 1 = Streaming feature set supported                                         |       |
|    | 3     | 1 = Media Card Pass Through Command feature set supported                   |       |
|    | 2     | 1 = Media serial number supported                                           |       |
|    | 1     | 1 = SMART self-test supported                                               |       |
|    | 0     | 1 = SMART error logging supported                                           |       |
|    | Comma | and and feature sets supported or enabled                                   |       |
|    | 15    | Obsolete                                                                    | 0     |
|    | 14    | 1 = NOP command enabled                                                     | 0     |
|    | 13    | 1 = READ BUFFER command enabled                                             | 0     |
|    | 12    | 1 = WRITE BUFFER command enabled                                            | 0     |
|    | 11    | Obsolete                                                                    | 0     |
|    | 10    | 1 = Host Protected Area feature set enabled                                 | 1     |
|    | 9     | 1 = DEVICE RESET command enabled                                            | 0     |
|    | 8     | 1 = SERVICE interrupt enabled                                               | 0     |
| 85 | 7     | 1 = release interrupt enabled                                               | 0     |
|    | 6     | 1 = look-ahead enabled                                                      | 0     |
|    | 5     | 1 = Write Cache enabled                                                     | 1     |
|    | 4     | Shall be cleared to zero to indicate that the PACKET Command feature set is |       |
|    |       | not supported.                                                              | 0     |
|    | 3     | 1 = Power Management feature set enabled                                    | 0     |
|    | 2     | 1 = Removable Media feature set enabled                                     | 0     |
|    | 1     | 1 = Security Mode feature set enabled                                       | х     |
|    | 0     | 1 = SMART feature set enabled                                               | х     |
|    | Comma | and set/feature enabled                                                     |       |
|    | 15-14 | 0 = Reserved                                                                |       |
|    | 13    | 1 = FLUSH CACHE EXT command supported                                       |       |
|    | 12    | 1 = FLUSH CACHE command supported                                           |       |
| 86 | 11    | 1 = Device Configuration Overlay supported                                  |       |
|    | 10    | 1 = 48-bit Address features set supported                                   |       |
|    | 9     | 1 = Automatic Acoustic Management feature set enabled                       | 1000h |
|    | 8     | 1 = SET MAX security extension enabled by SET MAX SET PASSWORD              |       |
|    | 7     | See Address Offset Reserved Area Boot, INCITS TR27:2001                     |       |
|    | 6     | 1 = SET FEATURES subcommand required to spin-up after power-up              |       |
|    | 5     | 1 = Power-Up In Standby feature set enabled                                 |       |
|    | 4     | 1 = Removable Media Status Notification feature set enabled                 |       |
|    |       |                                                                             |       |

|    | 3     | 1 = Advanced Power Management feature set enabled                   |       |
|----|-------|---------------------------------------------------------------------|-------|
|    | 2     | 1 = CFA feature set enabled                                         |       |
|    | 1     | 1 = READ/WRITE DMA QUEUED command supported                         |       |
|    | 0     | 1 = DOWNLOAD MICROCODE command supported                            |       |
|    | Comma | and and feature sets supported or enabled                           |       |
|    | 15    | Shall be cleared to zero                                            |       |
|    | 14    | Shall be set to one                                                 |       |
|    | 13    | 1 = IDLE IMMEDIATE with UNLOAD FEATURE supported                    |       |
|    | 12    | Reserved for technical report-                                      |       |
|    | 11    | Reserved for technical report-                                      |       |
|    | 10    | 1 = URG bit supported for WRITE STREAM DMA EXT and WRITE STREAM EXT |       |
|    | 9     | 1 = URG bit supported for READ STREAM DMA EXT and READ STREAM EXT   |       |
| 07 | 8     | 1 = 64 bit World wide name supported                                | 00025 |
| 87 | 7     | 1 = WRITE DMA QUEUED FUA EXT command supported                      | 0003h |
|    |       | 1 = WRITE DMA FUA EXT and WRITE MULTIPLE FUA EXT commands           |       |
|    | 6     | supported                                                           |       |
|    | 5     | 1 = General Purpose Logging feature set supported                   |       |
|    | 4     | 1 = Valid CONFIGURE STREAM command has been executed                |       |
|    | 3     | 1 = Media Card Pass Through Command feature set enabled             |       |
|    | 2     | 1 = Media serial number is valid                                    |       |
|    | 1     | 1 = SMART self-test supported                                       |       |
|    | 0     | 1 = SMART error logging supported                                   |       |
|    | 15    | Reserved                                                            |       |
|    | 14    | 1 = Ultra DMA mode 6 is selected                                    |       |
|    |       | 0 = Ultra DMA mode 6 is not selected                                |       |
|    | 13    | 1 = Ultra DMA mode 5 is selected                                    |       |
|    |       | 0 = Ultra DMA mode 5 is not selected                                |       |
|    | 12    | 1 = Ultra DMA mode 4 is selected                                    |       |
|    |       | 0 = Ultra DMA mode 4 is not selected                                |       |
| 88 | 11    | 1 = Ultra DMA mode 3 is selected                                    | XX7Fh |
|    |       | 0 = Ultra DMA mode 3 is not selected                                |       |
|    | 10    | 1 = Ultra DMA mode 2 is selected                                    |       |
|    |       | 0 = Ultra DMA mode 2 is not selected                                |       |
|    | 9     | 1 = Ultra DMA mode 1 is selected                                    |       |
|    |       | 0 = Ultra DMA mode 1 is not selected                                |       |
|    | 8     | 1 = Ultra DMA mode 0 is selected                                    |       |
|    |       | 0 = UItra DMA mode 0 is not selected                                |       |

| 90       Time required for Enhanced security erase completion         91       Current advanced power management value         92       Master Password Revision Code         Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device detected CBLID- below ViL         12-8       Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device         1       shall set these bits as follows:         93       12         10       Device 1 did not assert PDIAG         11       0 = Device 1 asserted PDIAG                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 5       1 = Ultra DMA mode 5 and below are supported         4       1 = Ultra DMA mode 4 and below are supported         3       1 = Ultra DMA mode 3 and below are supported         2       1 = Ultra DMA mode 2 and below are supported         1       1 = Ultra DMA mode 1 and below are supported         0       1 = Ultra DMA mode 1 and below are supported         0       1 = Ultra DMA mode 0 is supported         89       Time required for security erase unit completion         90       Time required for Enhanced security erase completion         91       Current advanced power management value         92       Master Password Revision Code         Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device detected CBLID- below ViL         12-8       Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device         1       1 = Device 1 did not assert PDIAG         1       0 = Device 1 did not assert PDIAG |    | 7 Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |
| 4       1 = Ultra DMA mode 4 and below are supported         3       1 = Ultra DMA mode 3 and below are supported         2       1 = Ultra DMA mode 2 and below are supported         1       1 = Ultra DMA mode 1 and below are supported         0       1 = Ultra DMA mode 0 is supported         89       Time required for security erase unit completion         90       Time required for Enhanced security erase completion         91       Current advanced power management value         92       Master Password Revision Code         Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device detected CBLID- below ViL         12-8       Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device 1 shall set these bits as follows:         93       12       Reserved.         11       0 = Device 1 did not assert PDIAG         12       Reserved.       1         13       1 = Device 1 asserted PDIAG                     |    | 6 1 = Ultra DMA mode 6 and below are supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |
| 3       1 = Ultra DMA mode 3 and below are supported         2       1 = Ultra DMA mode 2 and below are supported         1       1 = Ultra DMA mode 1 and below are supported         0       1 = Ultra DMA mode 0 is supported         89       Time required for security erase unit completion         90       Time required for Enhanced security erase completion         91       Current advanced power management value         92       Master Password Revision Code         Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device detected CBLID- below ViL         12-8       Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device 1 shall set these bits as follows:         93       12       Reserved.         11       0 = Device 1 did not assert PDIAG                                                                                                                                                                  |    | 5 1 = Ultra DMA mode 5 and below are supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |
| 2       1 = Ultra DMA mode 2 and below are supported         1       1 = Ultra DMA mode 1 and below are supported         0       1 = Ultra DMA mode 0 is supported         89       Time required for security erase unit completion         90       Time required for Enhanced security erase completion         91       Current advanced power management value         92       Master Password Revision Code         Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device 1 hardware reset result. Device 0 shall clear these bits to zero. Device         1 shall set these bits as follows:         93       12 Reserved.         11       0 = Device 1 did not assert PDIAG         12       Reserved.                                                                                                                                                                                                                                                      |    | 4 1 = Ultra DMA mode 4 and below are supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |
| 1       1 = Ultra DMA mode 1 and below are supported         0       1 = Ultra DMA mode 0 is supported         89       Time required for security erase unit completion         90       Time required for Enhanced security erase completion         91       Current advanced power management value         92       Master Password Revision Code         Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device 1 hardware reset result. Device 0 shall clear these bits to zero. Device 1 shall set these bits as follows:         93       12         93       12         93       12         94       0 = Device 1 did not assert PDIAG                                                                                                                                                                                                                                                                                                                        |    | 3 1 = Ultra DMA mode 3 and below are supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |
| 0       1 = Ultra DMA mode 0 is supported         89       Time required for security erase unit completion         90       Time required for Enhanced security erase completion         91       Current advanced power management value         92       Master Password Revision Code         Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0       = device detected CBLID- below ViL         12-8       Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device         1       12         93       12         93       12         94       10 = Device 1 did not assert PDIAG         1       0 = Device 1 asserted PDIAG                                                                                                                                                                                                                                                                                                                  |    | 2 1 = Ultra DMA mode 2 and below are supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |
| 89       Time required for security erase unit completion         90       Time required for Enhanced security erase completion         91       Current advanced power management value         92       Master Password Revision Code         Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device detected CBLID- below ViL         12-8       Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device 1 shall set these bits as follows:         93       12       Reserved.         11       0 = Device 1 did not assert PDIAG         11       0 = Device 1 asserted PDIAG                                                                                                                                                                                                                                                                                                                                                              |    | 1 1 = Ultra DMA mode 1 and below are supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |
| 90       Time required for Enhanced security erase completion         91       Current advanced power management value         92       Master Password Revision Code         Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device detected CBLID- below ViL         12-8       Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device         1       shall set these bits as follows:         93       12         10       Device 1 did not assert PDIAG         11       0 = Device 1 asserted PDIAG                                                                                                                                                                                                                                                                                                                                                                                                                                      |    | 0 1 = Ultra DMA mode 0 is supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |
| 91       Current advanced power management value         92       Master Password Revision Code         Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device detected CBLID- below ViL         12-8       Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device         1 shall set these bits as follows:         93       12         Reserved.       11         11       0 = Device 1 did not assert PDIAG         1       Device 1 asserted PDIAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 89 | Time required for security erase unit completion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0001h |
| 92       Master Password Revision Code         Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device detected CBLID- below ViL         12-8       Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device         13       12         14       0 = Device 1 did not assert PDIAG         11       0 = Device 1 asserted PDIAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 90 | Time required for Enhanced security erase completion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0000h |
| Hardware reset result. The contents of bits (12:0) of this word shall change only during the execution of a hardware reset.         15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device detected CBLID- below ViL         12-8       Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device         1 shall set these bits as follows:         93       12         Reserved.       1         1       0 = Device 1 did not assert PDIAG         1       Device 1 asserted PDIAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 91 | Current advanced power management value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0000h |
| <ul> <li>the execution of a hardware reset.</li> <li>15 Shall be cleared to zero.</li> <li>14 Shall be set to one.</li> <li>13 1 = device detected CBLID- above ViH <ul> <li>0 = device detected CBLID- below ViL</li> </ul> </li> <li>12-8 Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device <ul> <li>1 shall set these bits as follows:</li> <li>12 Reserved.</li> <li>11 0 = Device 1 did not assert PDIAG</li> <li>1 = Device 1 asserted PDIAG</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 92 | Master Password Revision Code                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | FFFEh |
| 00 = Reserved.<br>01 = a jumper was used.<br>10 = the CSEL signal was used.<br>11 = some other method was used or the method is unknown.<br>8 Shall be set to one.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 93 | the execution of a hardware reset.          15       Shall be cleared to zero.         14       Shall be set to one.         13       1 = device detected CBLID- above ViH         0 = device detected CBLID- below ViL         12-8       Device 1 hardware reset result. Device 0 shall clear these bits to zero. Device         1 shall set these bits as follows:         12       Reserved.         11       0 = Device 1 did not assert PDIAG         10-9       These bits indicate how Device 1 determined the device number:         00 = Reserved.       01 = a jumper was used.         10 = the CSEL signal was used.       11 = some other method was used or the method is unknown. | XXXXh |

|         |                                                                                     | ICF IME |
|---------|-------------------------------------------------------------------------------------|---------|
|         | 7-0 Device 0 hardware reset result. Device 1 shall clear these bits to zero. Device |         |
|         | 0 shall set these bits as follows:                                                  |         |
|         | 7 Reserved.                                                                         |         |
|         | 0 = Device 0 does not respond when Device 1 is selected.                            |         |
|         | 1 = Device 0 responds when Device 1 is selected.                                    |         |
|         | 5 0 = Device 0 did not detect the assertion of DASP                                 |         |
|         | 1 = Device 0 detected the assertion of DASP                                         |         |
|         | 4 0 = Device 0 did not detect the assertion of PDIAG                                |         |
|         | 1 = Device 0 detected the assertion of PDIAG                                        |         |
|         | 3 0 = Device 0 failed diagnostics.                                                  |         |
|         | 1 = Device 0 passed diagnostics.                                                    |         |
|         | 2-1 These bits indicate how Device 0 determined the device number:                  |         |
|         | 00 = Reserved.                                                                      |         |
|         | 01 = a jumper was used.                                                             |         |
|         | 10 = the CSEL signal was used.                                                      |         |
|         | 11 = some other method was used or the method is unknown.                           |         |
|         | 0 Shall be set to one.                                                              |         |
| 0.4     | 15-8 Vendor's recommended acoustic management value.                                | 00001   |
| 94      | 7-0 Current automatic acoustic management value.                                    | 0000h   |
| 95      | Stream Minimum Request Size                                                         | 0000h   |
| 96      | Streaming Transfer Time - DMA                                                       | 0000h   |
| 97      | Streaming Access Latency - DMA and PIO                                              | 0000h   |
| 98-99   | Streaming Performance Granularity                                                   | 0000h   |
| 100-103 | Maximum user LBA for 48-bit Address feature set.                                    | 0000h   |
| 104     | Streaming Transfer Time - PIO                                                       | 0000h   |
| 105     | Reserved                                                                            | 0000h   |
|         | Physical sector size / Logical Sector Size                                          |         |
|         | 15 Shall be cleared to zero                                                         |         |
|         | 14 Shall be set to one                                                              |         |
| 106     | 13 1 = Device has multiple logical sectors per physical sector.                     | 0000h   |
|         | 12 1= Device Logical Sector Longer than 256 Words                                   |         |
|         | 11-4 Reserved                                                                       |         |
|         | 3-0 2 <sup>x</sup> logical sectors per physical sector                              |         |
| 107     | Inter-seek delay for ISO-7779 acoustic testing in microseconds                      | 0000h   |
| 100     | 15-12 NAA (3:0)                                                                     | 0000    |
| 108     | 11-0 IEEE OUI (23:12)                                                               | 0000h   |
| 4.55    | 15-4 IEEE OUI (11:0)                                                                | 00001   |
| 109     | 3-0 Unique ID (35:32)                                                               | 0000h   |
|         |                                                                                     |         |

| 110<br>111 | 15-0 Unique ID (31:16)                                                      | 0000h |
|------------|-----------------------------------------------------------------------------|-------|
| 111        |                                                                             |       |
| 111        | 15-0 Unique ID (15:0)                                                       | 0000h |
| 112-115    | Reserved for world wide name extension to 128 bits                          | 0000h |
| 116        | Reserved for technical report-                                              | 0000h |
| 117-118    | Words per Logical Sector                                                    | 0000h |
| 119-120    | Reserved                                                                    | 0000h |
| 121-126    | Reserved                                                                    | 0000h |
|            | Removable Media Status Notification feature set support                     |       |
|            | 15-2 Reserved                                                               |       |
| 107        | 1-0 00 = Removable Media Status Notification feature set not supported      | 0000  |
| 127        | 01 = Removable Media Status Notification feature supported                  | 0000h |
|            | 10 = Reserved                                                               |       |
|            | 11 = Reserved                                                               |       |
|            | Security Status                                                             |       |
|            | 15-9 Reserved                                                               | 0     |
|            | 8 Security level 0 = high, 1 = Maximum                                      | х     |
|            | 7-6 Reserved                                                                | 0     |
| 120        | 5 1= Enhanced security erase supported                                      | 0     |
| 128        | 4 1= Security count expired                                                 | 0     |
|            | 3 1 = Security frozen                                                       | х     |
|            | 2 1 = Security locked                                                       | Х     |
|            | 1 1 = Security enabled                                                      | х     |
|            | 0 1 = Security supported                                                    | 1     |
| 129-159    | Vendor specific                                                             | 0000h |
|            | CFA power mode 1                                                            |       |
|            | 15 Word 160 supported                                                       |       |
|            | 14 Reserved                                                                 |       |
| 160        | 13 CFA power mode 1 is required for one or more commands implemented by the | 0000h |
|            | device                                                                      |       |
|            | 12 CFA power mode 1 disabled                                                |       |
|            | 11-0 Maximum current in ma                                                  |       |
| 161-175    | Reserved for assignment by the CompactFlash <sup>™</sup> Association        | 0000h |
| 176-205    | Current media serial number                                                 | 0000h |
| 206-254    | Reserved                                                                    | 0000h |
|            | Integrity word                                                              |       |
| 255        | 15-8 Checksum                                                               | XXXXh |
| 255        |                                                                             |       |

# 5.10.5 Idle -97H or E3H

 Table 40: Idle information

| 7      | 6                                        | 5                                                     | 4                                                          | 3                                                                        | 2                                                                              | 1                                                                              | 0                                                                              |
|--------|------------------------------------------|-------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| 97h or | E3h                                      |                                                       |                                                            |                                                                          |                                                                                |                                                                                |                                                                                |
| Х      |                                          |                                                       | Drive                                                      | Х                                                                        |                                                                                |                                                                                |                                                                                |
| Х      |                                          |                                                       |                                                            |                                                                          |                                                                                |                                                                                |                                                                                |
|        |                                          |                                                       |                                                            |                                                                          |                                                                                |                                                                                |                                                                                |
| Х      | X                                        |                                                       |                                                            |                                                                          |                                                                                |                                                                                |                                                                                |
| Х      | X                                        |                                                       |                                                            |                                                                          |                                                                                |                                                                                |                                                                                |
|        |                                          |                                                       |                                                            |                                                                          |                                                                                |                                                                                |                                                                                |
| Timer  | Timer Count (5 msec increments)          |                                                       |                                                            |                                                                          |                                                                                |                                                                                |                                                                                |
| Х      |                                          |                                                       |                                                            |                                                                          |                                                                                |                                                                                |                                                                                |
|        | 97h or<br>X<br>X<br>X<br>X<br>X<br>Timer | 97h or E3h<br>X<br>X<br>X<br>X<br>X<br>Timer Count (S | 97h or E3h<br>X<br>X<br>X<br>X<br>X<br>Timer Count (5 msec | 97h or E3h<br>X Drive<br>X<br>X<br>X<br>X<br>Timer Count (5 msec increme | 97h or E3h<br>X Drive X<br>X<br>X<br>X<br>X<br>Timer Count (5 msec increments) | 97h or E3h<br>X Drive X<br>X<br>X<br>X<br>X<br>Timer Count (5 msec increments) | 97h or E3h<br>X Drive X<br>X<br>X<br>X<br>X<br>Timer Count (5 msec increments) |

This command causes the CompactFlash Storage Card to set BSY, enter the IDLE mode, clear BSY and generate an interrupt. If the sector count is non-zero, it is interpreted as a timer count with each count being 5 milliseconds and the automatic power down mode is enabled. If the sector count is zero, the automatic power down mode is disabled. Note that this time base (5 msec) is different from the ATA specification.

# 5.10.6 Idle immediate - 95H or E1H

 Table 41: Idle immediate information

| Register        | 7      | 6   | 5 | 4     | 3 | 2 | 1 | 0 |
|-----------------|--------|-----|---|-------|---|---|---|---|
| Command(7)      | 95h or | E1h |   |       |   |   |   |   |
| C/D/H(6)        | Х      |     |   | Drive | Х |   |   |   |
| Cylinder        | Х      |     |   |       |   |   |   |   |
| High(5)         |        |     |   |       |   |   |   |   |
| Cylinder Low(4) | Х      |     |   |       |   |   |   |   |
| Sector          | Х      |     |   |       |   |   |   |   |
| Number(3)       |        |     |   |       |   |   |   |   |
| Sector Count(2) | Х      |     |   |       |   |   |   |   |
| Feature(1)      | Х      |     |   |       |   |   |   |   |

This command causes the CompactFlash Storage Card to set BSY, enter the IDLE mode, clear BSY and generate an interrupt.

# 5.10.7 Read Buffer - E4h

**Table 42: Read buffer information** 

| Register        | 7   | 6 | 5 | 4     | 3 | 2 | 1 | 0 |
|-----------------|-----|---|---|-------|---|---|---|---|
| Command(7)      | E4h |   |   |       |   |   |   |   |
| C/D/H(6)        | Х   |   |   | Drive | Х |   |   |   |
| Cylinder        | Х   |   |   |       |   |   |   |   |
| High(5)         |     |   |   |       |   |   |   |   |
| Cylinder Low(4) | Х   |   |   |       |   |   |   |   |
| Sector          | Х   |   |   |       |   |   |   |   |
| Number(3)       |     |   |   |       |   |   |   |   |
| Sector Count(2) | Х   |   |   |       |   |   |   |   |
| Feature(1)      | Х   |   |   |       |   |   |   |   |

The Read Buffer command enables the host to read the current contents of the CompactFlash Storage Card's sector buffer. This command has the same protocol as the Read Sector(s) command.

# 5.10.8 Read DMA - C8h

 Table 43: Read DMA information

| Register        | 7       | 6                      | 5       | 4     | 3      | 2       | 1    | 0 |  |  |
|-----------------|---------|------------------------|---------|-------|--------|---------|------|---|--|--|
| Command(7)      | C8h     | C8h                    |         |       |        |         |      |   |  |  |
| C/D/H(6)        | 1       | LBA                    | 1       | Drive | Head ( | LBA 27- | ·24) |   |  |  |
| Cylinder        | Cylinde | er High                | (LBA 23 | -16   |        |         |      |   |  |  |
| High(5)         |         |                        |         |       |        |         |      |   |  |  |
| Cylinder Low(4) | Cylinde | Cylinder Low (LBA 15-8 |         |       |        |         |      |   |  |  |
| Sector          | Sector  | Numbe                  | (LBA 7- | 0     |        |         |      |   |  |  |
| Number(3)       |         |                        |         |       |        |         |      |   |  |  |
| Sector Count(2) | Sector  | Sector Count           |         |       |        |         |      |   |  |  |
| Feature(1)      | Х       |                        |         |       |        |         |      |   |  |  |

This command uses DMA mode to read from 1 to 256 sectors as specified in the Sector Count register. A sector count of 0 request 256 sectors. The transfer begins at he sector specified in the Sector Number Register. When this command is issued the CompactFlash Storage Card sets BSY, puts all or part of the sector of data in the buffer. The Card is then permitted, although not required, to set DRQ, cleat BSY. The Card asserts DMAREQ while data is available to be transferred. The Card asserts DMAREQ while data is available to be transferred. The Card asserts DMAREQ while data from the Card using DMA. While DMAREQ is asserted by the Card, the Host asserts –DMACK while it is ready to transfer data by DMA and asserts –IORD once for each 16 bit word to be



transferred to the Host.

Interrupts are not generated on every sector, but upon completion of the transfer of the entire number of sectors to be transferred or upon the occurrence of an unrecoverable error. At command completion, the Command Block Registers contain the cylinder, head and sector number of the last sector read. If an error occurs, the read terminates at the sector where the error occurred. The command Block Registers contain the cylinder, head, and sector number of the sector where the occurred. The amount of data transferred is indeterminate. When a Read DMA command is received by the Card and 8 bit transfer mode has been enabled by the Set Features command, the Card shall return the Aborted error.

| Register        | 7       | 7 6 5 4 3 2 1 0           |   |       |        |         |      |  |  |  |
|-----------------|---------|---------------------------|---|-------|--------|---------|------|--|--|--|
| Command(7)      | 20h     | 20h                       |   |       |        |         |      |  |  |  |
| C/D/H(6)        | 1       | LBA                       | 1 | Drive | Head ( | LBA 27- | ·24) |  |  |  |
| Cylinder        | Cylinde | Cylinder High (LBA 23-16) |   |       |        |         |      |  |  |  |
| High(5)         |         |                           |   |       |        |         |      |  |  |  |
| Cylinder Low(4) | Cylinde | Cylinder Low (LBA 15-8)   |   |       |        |         |      |  |  |  |
| Sector          | Sector  | Sector Number (LBA 7-0)   |   |       |        |         |      |  |  |  |
| Number(3)       |         |                           |   |       |        |         |      |  |  |  |
| Sector Count(2) | Sector  | Sector Count              |   |       |        |         |      |  |  |  |
| Feature(1)      | Х       |                           |   |       |        |         |      |  |  |  |

# 5.10.9 Read Sector(s) - 20h

 Table 44: Read sector information

This command reads from 1 to 256 sectors as specified in the Sector Count Register. A sector count of 0 requests 256 sectors. The transfer begins at the sector specified in the Sector Number Register. When this command is issued and after each sector of data (except the last one) has buffer, sets DRQ, cleats BSY, and generates an interrupt. The host then reads the 512 bytes of data from the buffer.

At command completion, the Command Block Registers contain the cylinder, head and sector number of the last sector read. If an error occurs, the read terminates at the sector where the error occurred. The command Block Registers contain the cylinder head, and sector number of the sector 2where the error occurred. The flawed data is pending in the sector buffer.

# 5.10.10 Read Verify Sector(s) - 40h

 Table 45: Read verify sector information

|                 |         |                           | ,        |       |        |         |      |   |  |
|-----------------|---------|---------------------------|----------|-------|--------|---------|------|---|--|
| Register        | 7       | 6                         | 5        | 4     | 3      | 2       | 1    | 0 |  |
| Command(7)      | 40h     | 40h                       |          |       |        |         |      |   |  |
| C/D/H(6)        | 1       | LBA                       | 1        | Drive | Head ( | LBA 27- | ·24) |   |  |
| Cylinder        | Cylinde | Cylinder High (LBA 23-16) |          |       |        |         |      |   |  |
| High(5)         |         |                           |          |       |        |         |      |   |  |
| Cylinder Low(4) | Cylinde | Cylinder Low (LBA 15-8)   |          |       |        |         |      |   |  |
| Sector          | Sector  | Numbe                     | r (LBA 7 | 7-0)  |        |         |      |   |  |
| Number(3)       |         |                           |          |       |        |         |      |   |  |
| Sector Count(2) | Sector  | Sector Count              |          |       |        |         |      |   |  |
| Feature(1)      | Х       |                           |          |       |        |         |      |   |  |

This command is identical to the Read Sectors command, except that DRQ is never set and no data is transferred to the host. When the command is accepted, the CompactFlash Storage Card sets BSY. When the requested sectors have been verified, the CompactFlash Storage Card clears BSY and generates an interrupt. Upon command completion, the Command Block Registers contain the cylinder, head, and sector number of the last sector verified. If an error occurs, the Read Verify Command terminates at the sector where the error occurs. The Command Block Registers contain the cylinder, head and sector number of the sector where the error occurred. The Sector Count Register contains the number of sectors not yet verified.

# 5.10.11 Set Features - Efh

| Register        | 7       | 6 | 5 | 4     | 3 | 2 | 1 | 0 |
|-----------------|---------|---|---|-------|---|---|---|---|
| Command(7)      | Efh     |   |   |       |   |   |   |   |
| C/D/H(6)        | Х       |   |   | Drive | Х |   |   |   |
| Cylinder        | Х       |   |   |       |   |   |   |   |
| High(5)         |         |   |   |       |   |   |   |   |
| Cylinder Low(4) | Х       |   |   |       |   |   |   |   |
| Sector          | Х       |   |   |       |   |   |   |   |
| Number(3)       |         |   |   |       |   |   |   |   |
| Sector Count(2) | Config  |   |   |       |   |   |   |   |
| Feature(1)      | Feature | e |   |       |   |   |   |   |

#### **Table 46: Set feature information**

This command is used by the host to establish or select certain features. If any subcommand input value is not supported or is invalid, the CompactFlash Storage Card shall return command aborted.

| Command Name                  | Code | Sub Command |
|-------------------------------|------|-------------|
| Set Transfer Mode             | Efh  | 03h         |
| Disable Read Look-ahead       | Efh  | 55h         |
| feature                       |      |             |
| Enable write cache            | Efh  | 02h         |
| Disable reverting to power-on | Efh  | 66h         |
| defaults                      |      |             |
| Disable write cache           | Efh  | 82h         |
| Enable reverting to power-on  | Efh  | CCh         |
| defaults                      |      |             |

### Table 47: Feature Supported

# 5.10.12 Set Multiple Mode – C6h

#### 7 6 5 4 3 2 1 0 Register Command(7) C6h C/D/H(6) Х Drive Х Х Cylinder High(5) Cylinder Low(4) Х Х Sector Number(3) Sector Count(2) Sector Count Х Feature(1)

### Table 48: Set multiple mode information

This command enables the CompactFlash Storage Card to perform Read and Write Multiple operations and establishes the block count for these commands. The Sector Count Register is loaded with the number of sectors per block. Upon receipt of the command, the CompactFlash Storage Card sets BSY to 1 and checks the Sector Count Register. If the Sector Count Register contains a valid value and the block count is supported, the value is loaded and execution is enabled for all subsequent Read Multiple and Write Multiple commands. If the Sector Count Register contains 0 when the command is issued, Read and Write Multiple commands are disabled. At power on, or after a hardware or (unless disabled by a Set Feature command) software reset, the default mode is Read and Write multiple disabled.

# 5.10.13 Set Sleep Mode -E6h

Table 49: Set sleep mode information

| Register        | 7   | 6 | 5 | 4     | 3 | 2 | 1 | 0 |
|-----------------|-----|---|---|-------|---|---|---|---|
| Command(7)      | E6h |   |   |       |   |   |   |   |
| C/D/H(6)        | Х   |   |   | Drive | Х |   |   |   |
| Cylinder        | Х   |   |   |       |   |   |   |   |
| High(5)         |     |   |   |       |   |   |   |   |
| Cylinder Low(4) | Х   |   |   |       |   |   |   |   |
| Sector          | Х   |   |   |       |   |   |   |   |
| Number(3)       |     |   |   |       |   |   |   |   |
| Sector Count(2) | Х   |   |   |       |   |   |   |   |
| Feature(1)      | Х   |   |   |       |   |   |   |   |

This command causes the CompactFlash Storage Card to set BSY, enter the Sleep mode, clear BSY and generate an interrupt. Recovery from sleep mode is accomplished by simply issuing another command (a reset is permitted but not required). Sleep mode is also entered when internal timers expire so the host does not need to issue this command except when it wishes to enter Sleep mode immediately. The default value for the timer is 5 milliseconds.

# 5.10.14 Standby -E2h

|                 | Ia  | Die 30. | Stanut | <i>y</i> 11101 | mation |   |   |   |
|-----------------|-----|---------|--------|----------------|--------|---|---|---|
| Register        | 7   | 6       | 5      | 4              | 3      | 2 | 1 | 0 |
| Command(7)      | E2h |         |        |                |        |   |   |   |
| C/D/H(6)        | Х   |         |        | Drive          | Х      |   |   |   |
| Cylinder        | Х   |         |        |                |        |   |   |   |
| High(5)         |     |         |        |                |        |   |   |   |
| Cylinder Low(4) | Х   |         |        |                |        |   |   |   |
| Sector          | Х   |         |        |                |        |   |   |   |
| Number(3)       |     |         |        |                |        |   |   |   |
| Sector Count(2) | Х   |         |        |                |        |   |   |   |
| Feature(1)      | Х   |         |        |                |        |   |   |   |

Table 50: Standby information

This command causes the CompactFlash Storage Card to set BSY, enter the Sleep mode, cleat BSY and return interrupt immediately. Recovery from sleep mode is accomplished by simply issuing another command (a reset is not required).

# 5.10.15 Standby Immediate –E0h

 Table 51: Standby immediate information

| Register        | 7   | 6 | 5 | 4     | 3 | 2 | 1 | 0 |
|-----------------|-----|---|---|-------|---|---|---|---|
| Command(7)      | E0h |   |   |       |   |   |   |   |
| C/D/H(6)        | Х   |   |   | Drive | Х |   |   |   |
| Cylinder        | Х   |   |   |       |   |   |   |   |
| High(5)         |     |   |   |       |   |   |   |   |
| Cylinder Low(4) | Х   |   |   |       |   |   |   |   |
| Sector          | Х   |   |   |       |   |   |   |   |
| Number(3)       |     |   |   |       |   |   |   |   |
| Sector Count(2) | Х   |   |   |       |   |   |   |   |
| Feature(1)      | Х   |   |   |       |   |   |   |   |

This command causes the CompactFlash Storage Card to set BSY, enter the Sleep mode, clear BSY and return the interrupt immediately. Recovery from sleep mode is accomplished by simply issuing another command (a reset is not required).

# 5.10.16 Write Buffer – E8h

 Table 52: Write buffer information

| Register        | 7   | 6 | 5 | 4     | 3 | 2 | 1 | 0 |
|-----------------|-----|---|---|-------|---|---|---|---|
| Command(7)      | E8h |   |   |       |   |   |   |   |
| C/D/H(6)        | Х   |   |   | Drive | Х |   |   |   |
| Cylinder        | Х   |   |   |       |   |   |   |   |
| High(5)         |     |   |   |       |   |   |   |   |
| Cylinder Low(4) | Х   |   |   |       |   |   |   |   |
| Sector          | Х   |   |   |       |   |   |   |   |
| Number(3)       |     |   |   |       |   |   |   |   |
| Sector Count(2) | Х   |   |   |       |   |   |   |   |
| Feature(1)      | Х   |   |   |       |   |   |   |   |

The Write Buffer command enables the host to overwrite contents of the CompactFlash Storage Card's sector buffer with any data pattern desired. This command has the same protocol as the Write Sector(s) command and transfer 512 bytes.

# 5.10.17 Write DMA – Cah

Table 53: Write DMA information

| Register        | 7       | 6            | 5        | 4     | 3      | 2       | 1    | 0 |
|-----------------|---------|--------------|----------|-------|--------|---------|------|---|
| Command(7)      | Cah     | Cah          |          |       |        |         |      |   |
| C/D/H(6)        | 1       | LBA          | 1        | Drive | Head ( | LBA 27- | ·24) |   |
| Cylinder        | Cylinde | er High      | (LBA 23  | -16)  |        |         |      |   |
| High(5)         |         |              |          |       |        |         |      |   |
| Cylinder Low(4) | Cylinde | er Low(l     | _BA 15-8 | 3)    |        |         |      |   |
| Sector          | Sector  | Numbe        | r (LBA 7 | '-0)  |        |         |      |   |
| Number(3)       |         |              |          |       |        |         |      |   |
| Sector Count(2) | Sector  | Sector Count |          |       |        |         |      |   |
| Feature(1)      | Х       |              |          |       |        |         |      |   |

This command uses DMA mode to write from 1 to 256 sectors as specified in the Sector Count register. A sector count of 0 requests 256 sectors. The transfer begins at the sector specified in the Sector Number Register. When this command is issued the CompactFlash Storage Card sets BSY, puts all or part of the sector of data in the buffer. The Card is then permitted, although not required, to set DRQ, clear BSY. The Card asserts DMAREQ while data is available to be transferred. The host then writes the (512\*sector count) bytes of data to the Card using DMA. While DMAREQ is asserted by the Card, the host asserts – DMACK while it is ready to transfer data by DMA and asserts –IOWR once for each 16 bit word to be transferred from the Host.

Interrupts are not generated on every sector, but upon completion of the transfer of the entire number of sectors to be transferred or upon the occurrence of an unrecovertable error. At command completion, the Command Block Registers contain the cylinder, head and sector number of the last sector read. If an error occurs, the read terminates at the sector where the error occurred. The Command Block Registers contain the cylinder, head and sector number of the sector where the error occurred. The amount of data transferred is indeterminate. When a write DMA command is received by the Card and 8 bit transfer mode has been enabled by the Set Features command, the Card shall return the Aborted error.

# 5.10.18 Write Multiple- C5h

**5.10.18.1 Command Code** C5h **5.10.18.2 Protocol** PIO data-out



## 5.10.18.3 Inputs

The LBA mid, LBA High, Device, and LBA Low specify the starting sector address to be written. The Sector Count register specifies the number of sectors to be transferred.

| Register     | 7      | 6            | 5   | 4   | 3      | 2     | 1 | 0 |  |
|--------------|--------|--------------|-----|-----|--------|-------|---|---|--|
| Features     | Na     |              |     |     |        |       |   |   |  |
| Sector Count | Sector | Sector Count |     |     |        |       |   |   |  |
| LBA Low      | LBA(7: | LBA(7:0)     |     |     |        |       |   |   |  |
| LBA Mid      | LBA(15 | 5:8)         |     |     |        |       |   |   |  |
| LBA High     | LBA(23 | 3:16)        |     |     |        |       |   |   |  |
| Device       | obs    | Na           | obs | DEV | LBA(27 | 7:24) |   |   |  |
| Command      | C5h    |              |     |     |        |       |   |   |  |

Table 54: Write multiple command for inputs information

Sector Count-

Number of sectors to be transferred. A value of 00h specifies that 256 sectors shall be transferred.

LBA Low-

Starting LBA bits (7:0)

LBA Mid-

Starting LBA bits (15:8)

LBA High-

Starting LBA bits (23:16)

Device -

The LBA bit shall be set to one to specify the address is an LBA.

DEV shall specify the selected device.

Bits(3:0) starting LBA bits (27:24)

## 5.10.18.4 Normal Output

### Table 55: Write multiple command for normal output information

| Register     | 7   | 6    | 5   | 4   | 3   | 2  | 1  | 0   |
|--------------|-----|------|-----|-----|-----|----|----|-----|
| Error        | Na  |      |     |     |     |    |    |     |
| Sector Count | Na  |      |     |     |     |    |    |     |
| LBA Low      | Na  |      |     |     |     |    |    |     |
| LBA Mid      | Na  |      |     |     |     |    |    |     |
| LBA High     | Na  |      |     |     |     |    |    |     |
| Device       | obs | Na   | obs | DEV | Na  | Na | Na | Na  |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na | Na | ERR |



Device register-DEV shall specify the selected device. Status register-BSY will be cleared to zero indicating command completion DRDY will be set to one. DF (Device Fault) will be cleared to zero. DRQ will be cleared to zero ERR will be cleared to zero.

# 5.10.18.5 Error Outputs

An unrecoverable error encountered during the execution of this command results in the termination of the command. The Command Block register contain the address of the sector where the first unrecoverable error occurred. The amount of data transferred is indeterminate.

| Register     | 7      | 6     | 5   | 4    | 3      | 2     | 1  | 0   |
|--------------|--------|-------|-----|------|--------|-------|----|-----|
| Error        | Na     | WP    | MC  | IDNF | MCR    | ABRT  | NM | Na  |
| Sector Count | Na     |       |     |      |        |       |    |     |
| LBA Low      | LBA(7: | 0)    |     |      |        |       |    |     |
| LBA Mid      | LBA(1  | 5:8)  |     |      |        |       |    |     |
| LBA High     | LBA(23 | 3:16) |     |      |        |       |    |     |
| Device       | Obs    | Na    | obs | DEV  | LBA(27 | 7:24) |    |     |
| Status       | BSY    | DRDY  | DF  | Na   | DRQ    | Na    | Na | ERR |

 Table 56: Write multiple command for normal output information

Error register-

IDNF shall be set to one if a user-accessible address could not be found. IDNF shall be set to one if an address outside of the range user-accessible address is requested if command aborted is not returned.

ABRT shall be set to one if an error, include an ICRC error, has occurred during an Ultra DMA data transfer. ABRT shall be set to one if an address outside of the range of user-accessible address is requested if IDNF is not set to one.

LBA Low, LBA Mid, and LBA High, Device -

Shall be written with the address of first unrecoverable error.

Status register-

BSY will be cleared to zero indicating command completion

DRDY will be set to one.

DF (Device Fault) will be set to one if a device fault has occurred.

DRQ will be cleared to zero

ERR will be set to one if an Error register bit is set to one.

iCF 1ME

### 5.10.18.6 Prerequisites

DRDY set to one. If bit 8 of IDENTIFY DEVICE word 59 is cleared to zero, a successful SET MULTIPLE MODE command shall proceed a WRITE MULTIPLE command.

### 5.10.18.7 Description

This command writes the number of sectors specified in the Sector Count register.

The number of sectors per block is defined by the content of word 59 of the IDENTIFY DEVICE response.

When the WRITE MULTIPLE command is issued, the SECTOR Count register contains the number of sectors (not the number of blocks) requested. The device shall interrupt for each DRQ block transferred.

IF the number of requested sectors is not evenly divisible by the block count, as many full blocks as possible are transferred, followed by a final, partial block transfer. The partial block transfer is for n sectors, where:

N = Remainder ( sector count / block count).

If the WRITE MULTIPLE command is received when WRITE MULTIPLE commands are disabled, the Write Multiple operation shall be rejected with command aborted.

Device errors encountered during WRITE MULTIPLE commands are posted after the attempted device write of the block or partial block transferred. The command ends with the sector in error, even if the error was in the middle of a block. Subsequent blocks are not transferred in the event of an error.

The contents of the Command Block Registers following the transfer of a data block that had a sector in error are undefined. The host should retry the transfer as individual requests to obtain valid error information. Interrupt pending is set when the DRQ bit is set to one at the beginning of each block or partial block.

| Register        | 7       | 6                           | 5        | 4            | 3 | 2 | 1 | 0 |  |
|-----------------|---------|-----------------------------|----------|--------------|---|---|---|---|--|
| Command(7)      | 30h     | 30h                         |          |              |   |   |   |   |  |
| C/D/H(6)        | 1       | LBA 1 Drive Head(LBA 27-24) |          |              |   |   |   |   |  |
| Cylinder        | Cylinde | ylinder High (LBA 23-16)    |          |              |   |   |   |   |  |
| High(5)         |         |                             |          |              |   |   |   |   |  |
| Cylinder Low(4) | Cylinde | er Low (                    | LBA 15-  | ·8)          |   |   |   |   |  |
| Sector          | Sector  | Numbe                       | r (LBA 7 | <b>'-</b> 0) |   |   |   |   |  |
| Number(3)       |         |                             |          |              |   |   |   |   |  |
| Sector Count(2) | Sector  | Sector Count                |          |              |   |   |   |   |  |
| Feature(1)      | Х       |                             |          |              |   |   |   |   |  |

# 5.10.19 Write Sector(s) – 30h

Table 57: Write sector information

This command writes from 1 to 256 sectors as specified in the Sector Count Register. A60Rev 1.6TPS,DEC. 2016

iCF 1ME

sector count of zero requests 256 sectors. The transfer begins at the sector specified in the Sector Number Register. When this command is accepted, the CompactFlash Storage Card sets BST, then sets DRQ and clears BSDY, then waits for the host to fill the sector buffer with the data to be written. No interrupt is generated to start the first host transfer operation. No data should be transferred by the host until BSY has been cleared by the host.

For multiple sectors, after the first sector of data is in the buffer, BSY shall be set and DRQ shall be cleared. After the next buffer is ready for data, BSY is cleared, DRQ is set and an interrupt is generated. When the final sector of data is transferred, BSY is set and DRQ is cleared. It shall remain in this state until the command is completed at which time BSY is cleared and an interrupt is generated. If an error occurs during a write of more than one sector, writing terminates at the sector where the error occurs. The Command Block Registers contain the cylinder, head and sector number of the sector where the error occurred. The host may then read the command block to determine what error has occurred, and on which sector.

# 5.10.20 Security Set Password- F1h

5.10.20.1 Command Code F1h 5.10.20.2 Feature Set Security Mode feature set 5.10.20.3 Protocol PIO data-out 5.10.20.4 Inputs

## Table 58: Security set password command for inputs information

| Register     | 7   | 6  | 5   | 4  | 3  | 2 | 1 | 0 |
|--------------|-----|----|-----|----|----|---|---|---|
| Features     | Na  |    |     |    |    |   |   |   |
| Sector Count | Na  |    |     |    |    |   |   |   |
| LBA Low      | Na  |    |     |    |    |   |   |   |
| LBA Mid      | Na  |    |     |    |    |   |   |   |
| LBA High     | Na  |    |     |    |    |   |   |   |
| Device       | obs | Na | obs | Na | Na |   |   |   |
| Command      | F1h |    |     |    |    |   |   |   |

Device -

DEV shall specify the selected device.

Normal Outputs

### Table 59: Security set password command for normal outputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2  | 1  | 0   |
|--------------|-----|------|-----|-----|-----|----|----|-----|
| Error        | Na  |      |     |     |     |    |    |     |
| Sector Count | Na  |      |     |     |     |    |    |     |
| LBA Low      | Na  |      |     |     |     |    |    |     |
| LBA Mid      | Na  |      |     |     |     |    |    |     |
| LBA High     | Na  |      |     |     |     |    |    |     |
| Device       | obs | Na   | obs | DEV | Na  |    |    |     |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na | Na | ERR |

Device register

DEV shall indicate the selected device.

Status register

BSY will be cleared to zero indicating command completion

DRDY will be set to one.

DF (Device Fault) will be set to zero.

DRQ will be cleared to zero

ERR will be set to zero.

### 5.10.20.5 Error Outputs

#### Table 60: Security set password command for error outputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2    | 1  | 0   |  |  |  |
|--------------|-----|------|-----|-----|-----|------|----|-----|--|--|--|
| Error        | Na  | Na   | Na  | Na  | Na  | ABRT | Na | Na  |  |  |  |
| Sector Count | Na  | Na   |     |     |     |      |    |     |  |  |  |
| LBA Low      | Na  | Na   |     |     |     |      |    |     |  |  |  |
| LBA Mid      | Na  | Na   |     |     |     |      |    |     |  |  |  |
| LBA High     | Na  |      |     |     |     |      |    |     |  |  |  |
| Device       | obs | Na   | obs | DEV | Na  |      |    |     |  |  |  |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na   | Na | ERR |  |  |  |

Error Register

ABRT may be set to one if the device is not able to complete the action requested by the command

Device register

DEV shall indicate the selected device.

Status register

BSY will be cleared to zero indicating command completion

DRDY will be set to one.

DF (Device Fault) should be set to one if a device fault has occurred.

DRQ will be cleared to zero

ERR will be set to one if an Error register bit is set to one.

## 5.10.20.6 Prerequisites

DRDY set to one.

### 5.10.20.7 Description

This command transfer 512 byte of data from the host. Table 10 defines the content of this information. The data transferred controls the function of this command. Table 11 defines the interaction of the identifier and security level bits.

The revision code field shall be returned in the IDENTIFY DEVICE word 92. The valid revision codes are 0001h through FFFEh. A value of 0000h or FFFFh indicates that the Master Password Revision Code is not supported.

| Word   | Content                              |  |  |  |  |  |  |  |
|--------|--------------------------------------|--|--|--|--|--|--|--|
| 0      | Control Word                         |  |  |  |  |  |  |  |
|        | Bit 0 Identifier 0=set User password |  |  |  |  |  |  |  |
|        | 1=set Master password                |  |  |  |  |  |  |  |
|        | Bits (7:1) Reserved                  |  |  |  |  |  |  |  |
|        | Bit(8) Security level 0=High         |  |  |  |  |  |  |  |
|        | 1=Maximum                            |  |  |  |  |  |  |  |
|        | Bits(15:9) Reserved                  |  |  |  |  |  |  |  |
| 1-16   | Password(32 bytes)                   |  |  |  |  |  |  |  |
| 17     | Master Password Revision Code()      |  |  |  |  |  |  |  |
| 18-255 | Reserved                             |  |  |  |  |  |  |  |

| Table 61: Security | set | password   | command's | data content |
|--------------------|-----|------------|-----------|--------------|
| Tuble officiency   | 500 | pussitionu | communa 5 |              |

# Table 62: Security Set password command's identifier and security level bitinteraction

| Identifier | Level   | Command result                                                  |
|------------|---------|-----------------------------------------------------------------|
| User       | High    | The password supplied with the command shall be saved as        |
|            |         | the new User password. The Lock mode shall be enabled           |
|            |         | from the next power-on or hardware reset. The device shall      |
|            |         | than be unlocked by either the User password it the             |
|            |         | previously set Master password.                                 |
| User       | Maximum | The password supplied with the command shall be saved as        |
|            |         | the new User password. The lock mode shall be enabled           |
|            |         | from the next power-on or hardware reset. The device shall      |
|            |         | then be unlocked by only the User password. The Master          |
|            |         | password previously set is still stored in the device but shall |
|            |         | not be unlock                                                   |
| Master     | High or | This combination shall set a Master password but shall not      |
|            | Maximum | enable or disable the Lock mode. The security level is not      |

| changed. Master password revision code set to the value in |
|------------------------------------------------------------|
| Master Password Revision Code field.                       |

# 5.10.21 Security Unlock- F2h

## 5.10.21.1 Command Code

F2h

## 5.10.21.2 Feature Set

Security Mode feature set

### 5.10.21.3 Protocol

PIO data-out

### 5.10.21.4 Inputs

### Table 63: Security unlock command for inputs information

| Register     | 7   | 6  | 5   | 4  | 3  | 2 | 1 | 0 |  |  |
|--------------|-----|----|-----|----|----|---|---|---|--|--|
| Features     | Na  |    |     |    |    |   |   |   |  |  |
| Sector Count | Na  | Na |     |    |    |   |   |   |  |  |
| LBA Low      | Na  |    |     |    |    |   |   |   |  |  |
| LBA Mid      | Na  |    |     |    |    |   |   |   |  |  |
| LBA High     | Na  |    |     |    |    |   |   |   |  |  |
| Device       | obs | Na | obs | Na | Na |   |   |   |  |  |
| Command      | F2h |    |     |    |    |   |   |   |  |  |

Device register-

DEV shall specify the selected device.

Normal Outputs

## Table 64: Security unlock command for inputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2  | 1  | 0   |
|--------------|-----|------|-----|-----|-----|----|----|-----|
| Error        | Na  |      |     |     |     |    |    |     |
| Sector Count | Na  |      |     |     |     |    |    |     |
| LBA Low      | Na  |      |     |     |     |    |    |     |
| LBA Mid      | Na  |      |     |     |     |    |    |     |
| LBA High     | Na  |      |     |     |     |    |    |     |
| Device       | obs | Na   | obs | DEV | Na  |    |    |     |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na | Na | ERR |

Device register

DEV shall indicate the selected device.

Status register

BSY will be cleared to zero indicating command completion



DRDY will be set to one.

DF (Device Fault) will be set to zero.

DRQ will be cleared to zero

ERR will be set to zero.

### 5.10.21.5 Error Outputs

The device shall return aborted if the device is in Frozen mode.

| Tuble obligedaity anothe command for inputs information |     |      |     |     |     |      |    |     |  |
|---------------------------------------------------------|-----|------|-----|-----|-----|------|----|-----|--|
| Register                                                | 7   | 6    | 5   | 4   | 3   | 2    | 1  | 0   |  |
| Error                                                   | Na  | Na   | Na  | Na  | Na  | ABRT | Na | Na  |  |
| Sector Count                                            | Na  |      |     |     |     |      |    |     |  |
| LBA Low                                                 | Na  |      |     |     |     |      |    |     |  |
| LBA Mid                                                 | Na  |      |     |     |     |      |    |     |  |
| LBA High                                                | Na  |      |     |     |     |      |    |     |  |
| Device                                                  | obs | Na   | obs | DEV | Na  |      |    |     |  |
| Status                                                  | BSY | DRDY | DF  | Na  | DRQ | Na   | Na | ERR |  |

### Table 65: Security unlock command for inputs information

Error Register

ABRT may be set to one if the device is not able to complete the action requested by the command

Device register

DEV shall indicate the selected device.

Status register

BSY will be cleared to zero indicating command completion

DRDY will be set to one.

DF (Device Fault) should be set to one if a device fault has occurred.

DRQ will be cleared to zero

ERR will be set to one if an Error register bit is set to one.

### 5.10.21.6 Prerequisites

DRDY set to one.

### 5.10.21.7 Description

This command transfers 512 bytes of data from the host. Table13 defines the content of this information. If the Identifier bit is set to Master and the device is in high security level, then the password supplied shall be compared with the stored Master password. If the device is in maximum security level then the unlock shall be rejected.

If the Identifier bit is set to user then the device shall compare the supplied password with the stored User password. If the password compare fails then the device shall return command aborted to the host and decrements the unlock counter. This counter shall be initially set to five and shall decremented for each password mismatch when SECURITY



UNLOCK and SECURITY ERASE UNIT commands shall be command aborted until a power-on reset or a hardware reset. SECURITY UNLOCK commands issued when the device is unlocked have no effect on the unlock counter.

# 5.10.22 Security Erase Prepare- F3h

## 5.10.22.1 Command Code

F3h

# 5.10.22.2 Feature Set

Security Mode feature set

### 5.10.22.3 Protocol

Non-data

### 5.10.22.4 Inputs

### Table 66: Security erase prepare command for inputs information

| Register     | 7   | 6  | 5   | 4  | 3  | 2 | 1 | 0 |  |  |
|--------------|-----|----|-----|----|----|---|---|---|--|--|
| Features     | Na  |    |     |    |    |   |   |   |  |  |
| Sector Count | Na  | Na |     |    |    |   |   |   |  |  |
| LBA Low      | Na  | Na |     |    |    |   |   |   |  |  |
| LBA Mid      | Na  |    |     |    |    |   |   |   |  |  |
| LBA High     | Na  |    |     |    |    |   |   |   |  |  |
| Device       | obs | Na | obs | Na | Na |   |   |   |  |  |
| Command      | F3h |    |     |    |    |   |   |   |  |  |

Device register-

DEV shall specify the selected device.

Normal Outputs

## Table 67: Security erase prepare command for normal outputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2  | 1  | 0   |  |
|--------------|-----|------|-----|-----|-----|----|----|-----|--|
| Error        | Na  |      |     |     |     |    |    |     |  |
| Sector Count | Na  | Na   |     |     |     |    |    |     |  |
| LBA Low      | Na  | Na   |     |     |     |    |    |     |  |
| LBA Mid      | Na  |      |     |     |     |    |    |     |  |
| LBA High     | Na  |      |     |     |     |    |    |     |  |
| Device       | obs | Na   | obs | DEV | Na  | Na | Na | Na  |  |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na | Na | ERR |  |

Device register

DEV shall indicate the selected device.

Status register

BSY will be cleared to zero indicating command completion



DRDY will be set to one.

DF (Device Fault) will be set to zero.

DRQ will be cleared to zero

ERR will be set to zero.

### 5.10.22.5 Error Outputs

The device shall return aborted if the device is in Frozen mode.

#### Table 68: Security erase prepare command for error outputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2    | 1  | 0   |  |  |
|--------------|-----|------|-----|-----|-----|------|----|-----|--|--|
| Error        | Na  | Na   | Na  | Na  | Na  | ABRT | Na | Na  |  |  |
| Sector Count | Na  | Na   |     |     |     |      |    |     |  |  |
| LBA Low      | Na  | Na   |     |     |     |      |    |     |  |  |
| LBA Mid      | Na  | Na   |     |     |     |      |    |     |  |  |
| LBA High     | Na  |      |     |     |     |      |    |     |  |  |
| Device       | obs | Na   | obs | DEV | Na  |      |    |     |  |  |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na   | Na | ERR |  |  |

Error Register

ABRT shall be set to one if the device is in Frozen mode. ABRT may be set to one if the device

is not able to complete the action requested by the command

Device register

DEV shall indicate the selected device.

Status register

BSY will be cleared to zero indicating command completion

DRDY will be set to one.

DF (Device Fault) should be set to one if a device fault has occurred.

DRQ will be cleared to zero

ERR will be set to one if an Error register bit is set to one.

### 5.10.22.6 Prerequisites

DRDY set to one.

### 5.10.22.7 Description

The SECURITY ERASE PREPARE command shall be issued immediately before the SECURITY ERASE UNIT command to enable device erasing and unlocking. This command prevents accidental loss of data on the device.

# 5.10.23 Security Erase Unit- F4h

### 5.10.23.1 Command Code

F4h

### 5.10.23.2 Feature Set

Security Mode feature set

### 5.10.23.3 Protocol

PIO data-out.

### 5.10.23.4 Inputs

### Table 69: Security erase unit command for inputs information

| Register     | 7   | 6  | 5   | 4  | 3  | 2  | 1  | 0  |  |
|--------------|-----|----|-----|----|----|----|----|----|--|
| Features     | Na  |    |     |    |    |    |    |    |  |
| Sector Count | Na  | Na |     |    |    |    |    |    |  |
| LBA Low      | Na  | Na |     |    |    |    |    |    |  |
| LBA Mid      | Na  |    |     |    |    |    |    |    |  |
| LBA High     | Na  |    |     |    |    |    |    |    |  |
| Device       | obs | Na | obs | Na | Na | Na | Na | Na |  |
| Command      | F4h |    |     |    |    |    |    |    |  |

Device register-

DEV shall specify the selected device.

Normal Outputs

#### Table 70: Security erase unit command for normal outputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2  | 1  | 0   |
|--------------|-----|------|-----|-----|-----|----|----|-----|
| Error        | Na  |      |     |     |     |    |    |     |
| Sector Count | Na  |      |     |     |     |    |    |     |
| LBA Low      | Na  |      |     |     |     |    |    |     |
| LBA Mid      | Na  |      |     |     |     |    |    |     |
| LBA High     | Na  |      |     |     |     |    |    |     |
| Device       | obs | Na   | obs | DEV | Na  | Na | Na | Na  |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na | Na | ERR |

Device register

DEV shall indicate the selected device.

Status register

BSY shall be cleared to zero indicating command completion

DRDY shall be set to one.

DF (Device Fault) will be set to zero.

DRQ shall be cleared to zero

ERR shall be cleared to zero.

### 5.10.23.5 Error Outputs

The device shall return aborted if the device is in Frozen mode, not preceded by a SECURITY ERASE PREPARE command, if Enhance Erase is specified but not supported, or if the data area is not successfully overwritten.

### Table 71: Security erase unit command for error outputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2    | 1  | 0   |
|--------------|-----|------|-----|-----|-----|------|----|-----|
| Error        | Na  | Na   | Na  | Na  | Na  | ABRT | Na | Na  |
| Sector Count | Na  |      |     |     |     |      |    |     |
| LBA Low      | Na  |      |     |     |     |      |    |     |
| LBA Mid      | Na  | Na   |     |     |     |      |    |     |
| LBA High     | Na  |      |     |     |     |      |    |     |
| Device       | obs | Na   | obs | DEV | Na  |      |    |     |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na   | Na | ERR |

Error Register

ABRT shall be set to one if the device is in Frozen mode, not preceded by a SECURITY ERASE PREPARE command, or if the data area is not successfully overwritten. ABRT may be set to one if the device is not able to complete the action requested by the command.

Device register

DEV shall indicate the selected device.

Status register

BSY will be cleared to zero indicating command completion

DRDY will be set to one.

DF (Device Fault) should be set to one if a device fault has occurred.

DRQ will be cleared to zero

ERR will be set to one if an Error register bit is set to one.

## 5.10.23.6 Prerequisites

DRDY set to one. This command shall be immediately preceded by a SECURITY ERASE PREPARE command.

## 5.10.23.7 Description

This command transfer 512 bytes of data from the host. Table12 defines the content of this information. If the password does not match the password previously saved by the device, the device shall reject the command with command aborted.

The SECURITY ERASE PREPARE command shall be completed immediately prior to the SECURITY ERASE UNIT command. If the device receives a SECURITY ERASE UNIT command without an immediately prior SECURITY ERASE PREPARE command, the device shall command abort the SECURITY ERASE UNIT command.

When Normal Erase mode is specified, the SECURITY ERASE UNIT command shall write binary zeroes to all user data areas. The Enhanced Erase mode is optional. When Enhanced Erase Mode is specified, the device shall write predetermined data patterns to all user areas. In Enhanced Erase mode, all previously written user data shall be overwritten, including sectors that are no longer in use due to reallocation.

This command shall disable the device Lock mode, however, the Master password shall still



be stored internally within the device and may be reactivated later a new User password is set.

| Word   | Content   |              |                            |
|--------|-----------|--------------|----------------------------|
| 0      | Control \ | Word         |                            |
|        | Bit 0     | Identifier   | 0=Compare User password    |
|        |           |              | 1= Compare Master password |
|        | Bit 1     | Erase mode   | 0=Normal Erase             |
|        |           |              | 1=Enhanced Erase           |
|        | Bit(15:2) | ) Reserved   |                            |
| 1-16   | Password  | d (32 Bytes) |                            |
| 17-255 | Reserved  | 1            |                            |

### Table 72: Security erase unit password information

# 5.10.24 Security Freeze Lock- F5h

### 5.10.24.1 Command Code

F5h

### 5.10.24.2 Feature Set

Security Mode feature set

### 5.10.24.3 Protocol

Non-data.

# 5.10.24.4 Inputs

### Table 73: Security freeze lock for inputs information

| Register     | 7   | 6  | 5   | 4  | 3  | 2  | 1  | 0  |
|--------------|-----|----|-----|----|----|----|----|----|
| Features     | Na  |    |     |    |    |    |    |    |
| Sector Count | Na  |    |     |    |    |    |    |    |
| LBA Low      | Na  |    |     |    |    |    |    |    |
| LBA Mid      | Na  |    |     |    |    |    |    |    |
| LBA High     | Na  |    |     |    |    |    |    |    |
| Device       | Obs | Na | obs | Na | Na | Na | Na | Na |
| Command      | F5h |    |     |    |    |    |    |    |

Device register-

DEV shall specify the selected device.

Normal Outputs

### Table 74: Security freeze lock for normal outputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2  | 1  | 0   |
|--------------|-----|------|-----|-----|-----|----|----|-----|
| Error        | Na  |      |     |     |     |    |    |     |
| Sector Count | Na  |      |     |     |     |    |    |     |
| LBA Low      | Na  |      |     |     |     |    |    |     |
| LBA Mid      | Na  |      |     |     |     |    |    |     |
| LBA High     | Na  |      |     |     |     |    |    |     |
| Device       | Obs | Na   | obs | DEV | Na  | Na | Na | Na  |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na | Na | ERR |

Device register

DEV shall indicate the selected device.

Status register

BSY shall be cleared to zero indicating command completion

DRDY shall be set to one.

DF (Device Fault) will be set to zero.

DRQ shall be cleared to zero

ERR shall be cleared to zero.

## 5.10.24.5 Error Outputs

The device shall return aborted if the device is in Frozen mode, not preceded by a SECURITY ERASE PREPARE command, if Enhance Erase is specified but not supported, or if the data area is not successfully overwritten.

## Table 75: Security freeze lock for error outputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2    | 1  | 0   |
|--------------|-----|------|-----|-----|-----|------|----|-----|
| Error        | Na  | Na   | Na  | Na  | Na  | ABRT | Na | Na  |
| Sector Count | Na  |      |     |     |     |      |    |     |
| LBA Low      | Na  |      |     |     |     |      |    |     |
| LBA Mid      | Na  | Na   |     |     |     |      |    |     |
| LBA High     | Na  |      |     |     |     |      |    |     |
| Device       | Obs | Na   | obs | DEV | Na  |      |    |     |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na   | Na | ERR |

Error Register

ABRT shall be set to one if the device is in locked mode. ABRT may be set to one if the device is not able to complete the action requested by the command.

Device register

DEV shall indicate the selected device.

Status register

BSY will be cleared to zero indicating command completion

DRDY will be set to one.

DF (Device Fault) should be set to one if a device fault has occurred.

DRQ will be cleared to zero

ERR will be set to one if an Error register bit is set to one.

### 5.10.24.6 Prerequisites

DRDY set to one.

## 5.10.24.7 Description

The SECURITY FREEZE LOCK command shall set the device to Frozen mode. After command completion any other commands that update the device Lock mode shall be command aborted. Frozen mode shall be disabled by power-off or hardware reset. If SECURITY FREEZE LOCK shall be issued when the device in Frozen mode, the command executes and the device shall remain in Frozen mode.

Command disabled by SECURITY FREEZE LOCK are:

- SECUIRTY SET PASSWORD
- SECURITY UNLOCK
- SECURITY DISABLE PASSWORD
- SECURITY ERASE PREPARE
- SECURITY ERASE UNIT

# 5.10.25 Security Disable Password- F6h

### 5.11.25.1 Command Code

F6h

## 5.11.25.2 Feature Set

Security Mode feature set

### 5.11.25.3 Protocol

PIO data-out.

### 5.11.25.4 Inputs

### Table 76: Security disable password command for inputs information

| Register     | 7   | 6  | 5   | 4  | 3  | 2  | 1  | 0  |
|--------------|-----|----|-----|----|----|----|----|----|
| Features     | Na  |    |     |    |    |    |    |    |
| Sector Count | Na  |    |     |    |    |    |    |    |
| LBA Low      | Na  |    |     |    |    |    |    |    |
| LBA Mid      | Na  |    |     |    |    |    |    |    |
| LBA High     | Na  |    |     |    |    |    |    |    |
| Device       | obs | Na | obs | Na | Na | Na | Na | Na |
| Command      | F6h |    |     |    |    |    |    |    |

Device register-

DEV shall specify the selected device.

Normal Outputs

# innodisk

# Table 77: Security disable password command for normal outputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2  | 1  | 0   |
|--------------|-----|------|-----|-----|-----|----|----|-----|
| Error        | Na  |      |     |     |     |    |    |     |
| Sector Count | Na  |      |     |     |     |    |    |     |
| LBA Low      | Na  |      |     |     |     |    |    |     |
| LBA Mid      | Na  |      |     |     |     |    |    |     |
| LBA High     | Na  |      |     |     |     |    |    |     |
| Device       | obs | Na   | obs | DEV | Na  | Na | Na | Na  |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na | Na | ERR |

Device register

DEV shall indicate the selected device.

Status register

BSY shall be cleared to zero indicating command completion

DRDY shall be set to one.

DF (Device Fault) will be set to zero.

DRQ shall be cleared to zero

ERR shall be cleared to zero.

# 5.11.25.5 Error Outputs

The device shall return aborted if the device is in Locked mode, or device is in Frozen mode.

# Table 78: Security disable password command for error outputs information

| Register     | 7   | 6                 | 5  | 4  | 3   | 2    | 1  | 0   |  |
|--------------|-----|-------------------|----|----|-----|------|----|-----|--|
| Error        | Na  | Na                | Na | Na | Na  | ABRT | Na | Na  |  |
| Sector Count | Na  |                   |    |    |     |      |    |     |  |
| LBA Low      | Na  |                   |    |    |     |      |    |     |  |
| LBA Mid      | Na  |                   |    |    |     |      |    |     |  |
| LBA High     | Na  |                   |    |    |     |      |    |     |  |
| Device       | obs | obs Na obs DEV Na |    |    |     |      |    |     |  |
| Status       | BSY | DRDY              | DF | Na | DRQ | Na   | Na | ERR |  |

Error Register

ABRT may be set to one if the device is not able to complete the action requested by the command.

Device register

DEV shall indicate the selected device.

Status register

BSY will be cleared to zero indicating command completion

DRDY will be set to one.

DF (Device Fault) should be set to one if a device fault has occurred.

DRQ will be cleared to zero

ERR will be set to one if an Error register bit is set to one.

# 5.11.25.6 Prerequisites

DRDY set to one. Device shall be in Unlocked mode.

# 5.11.25.7 Description

The SECURITY DISABLE PASSWORD command transfer 512 bytes of data from the host. Table 13 defines the content of this information. If the password selected by word 0 matches the password previously saved by the device, the device shall disable the Lock mode. This command shall not change the Master password. The Master password shall be reactivated when a User password if set.

| Word   | Content                                  |
|--------|------------------------------------------|
| 0      | Control Word                             |
|        | Bit 0 Identifier 0=Compare User password |
|        | 1 = Compare Master password              |
|        | Bit(15:1) Reserved                       |
| 1-16   | Password (32 Bytes)                      |
| 17-255 | Reserved                                 |

Table 79: Security disable password command content

# 5.10.26 SMART

Individual SMART commands are identified by the value placed in the Feature register.

Table 80: SMART Feature register values

| Value | Command                  |
|-------|--------------------------|
| D0h   | SMART Read Data          |
| D8h   | SMART ENABLE OPERATIONS  |
| D9h   | SMART DISABLE OPERATIONS |

# 5.10.27 SMART Read Data

# 5.10.27.1 Command Code

B0h with a Feature register value of D0h

# 5.10.27.2 Feature Set

Smart Feature Set

Operation when the SMART feature set is implemented.

# 5.10.27.3 Protocol

PIO data-in



# 5.10.27.4 Inputs

# Table 81: SMART command for inputs information

| Register     | 7   | 6                          | 5 | 4  | 3  | 2 | 1 | 0 |
|--------------|-----|----------------------------|---|----|----|---|---|---|
| Features     |     |                            |   | D  | Dh |   |   |   |
| Sector Count |     |                            |   | N  | а  |   |   |   |
| LBA Low      |     |                            |   | N  | а  |   |   |   |
| LBA Mid      |     |                            |   | 46 | ⁼h |   |   |   |
| LBA High     |     |                            |   | C2 | 2h |   |   |   |
| Device       | Obs | Obs Na obs DEV Na Na Na Na |   |    |    |   |   |   |
| Command      |     | B0h                        |   |    |    |   |   |   |

Device register-

DEV shall specify the selected device.

Normal Outputs

# Table 82: SMART command for normal outputs information

| Register     | 7   | 6                          | 5  | 4  | 3   | 2  | 1  | 0   |
|--------------|-----|----------------------------|----|----|-----|----|----|-----|
| Error        |     |                            |    | N  | la  |    |    |     |
| Sector Count |     |                            |    | N  | la  |    |    |     |
| LBA Low      |     |                            |    | N  | la  |    |    |     |
| LBA Mid      |     |                            |    | N  | la  |    |    |     |
| LBA High     |     |                            |    | N  | la  |    |    |     |
| Device       | Obs | Obs Na obs DEV Na Na Na Na |    |    |     |    |    | Na  |
| Status       | BSY | DRDY                       | DF | Na | DRQ | Na | Na | ERR |

Device Register-

DEV shall indicate the selected device.

Status register-

BSY will be cleared to zero indicating command completion.

DRDY will be set to one.

DF (Device Fault) will be cleared to zero.

DRQ shall be cleared to zero.

ERR shall be cleared to zero.

# 5.10.27.5 Prerequisites

DRDY set to one. SMART enabled.

# 5.10.27.6 Description

This command returns the Device SMART data structure to the host.

| Table 8 | 83: SM | IART d | lata : | structure |
|---------|--------|--------|--------|-----------|
|---------|--------|--------|--------|-----------|

| BYTE  | Description                     |
|-------|---------------------------------|
| 0-1   | Revision code                   |
| 2-361 | Vendor specific                 |
| 362   | Off-line data collection status |

| 363     | Self-test execution status byte                 |
|---------|-------------------------------------------------|
| 364-365 | Total time in seconds to complete off-line data |
|         | collection activity                             |
| 366     | Vendor specific                                 |
| 367     | Off-line data collection capability             |
| 368-369 | SMART capability                                |
| 370     | Error logging capability                        |
|         | *7-1 Reserved                                   |
|         | *0 1 = Device error logging supported           |
| 371     | Vendor specific                                 |
| 372     | Short self-test routine recommended polling     |
|         | time (in minutes)                               |
| 373     | Extended self-test routine recommended          |
|         | polling time (in minutes)                       |
| 374     | Conveyance self-test routine recommended        |
|         | polling time (in minutes)                       |
| 375-385 | Reserved                                        |
| 386-395 | Firmware Version/Date Code                      |
| 396-399 | Reserved                                        |
| 400-406 | Controller name                                 |
| 407-511 | Reserved                                        |
| 511     | Checksum                                        |

# **5.10.28 SMART ENABLE OPERATIONS**

# 5.10.28.1 Command Code

B0h with a Feature register value of D8h

# 5.10.28.2 Feature Set

Smart Feature Set

# 5.10.28.3 Protocol

Non-data

# 5.10.28.4 Inputs

# Table 84: SMART Enable command for inputs information

| Register     | 7                          | 6  | 5 | 4  | 3  | 2 | 1 | 0 |
|--------------|----------------------------|----|---|----|----|---|---|---|
| Features     |                            |    |   | D  | 3h |   |   |   |
| Sector Count |                            |    |   | N  | а  |   |   |   |
| LBA Low      |                            | Na |   |    |    |   |   |   |
| LBA Mid      |                            |    |   | 46 | -h |   |   |   |
| LBA High     |                            |    |   | C  | 2h |   |   |   |
| Device       | Obs Na obs DEV Na Na Na Na |    |   |    |    |   |   |   |
| Command      | B0h                        |    |   |    |    |   |   |   |

Device register-

DEV shall specify the selected device.



# 5.10.28.5 Normal Outputs

## Table 85: SMART command for normal outputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2  | 1  | 0   |
|--------------|-----|------|-----|-----|-----|----|----|-----|
| Error        |     |      |     | N   | a   |    |    |     |
| Sector Count |     |      |     | N   | a   |    |    |     |
| LBA Low      |     |      |     | N   | a   |    |    |     |
| LBA Mid      |     |      |     | N   | a   |    |    |     |
| LBA High     |     |      |     | N   | a   |    |    |     |
| Device       | Obs | Na   | obs | DEV | Na  | Na | Na | Na  |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na | Na | ERR |

Device Register-

DEV shall indicate the selected device.

Status register-

BSY will be cleared to zero indicating command completion.

DRDY will be set to one.

DF (Device Fault) will be cleared to zero.

DRQ shall be cleared to zero.

ERR shall be cleared to zero.

#### 5.10.28.6 Prerequisites

DRDY set to one.

# 5.10.28.7 Description

This command enables access to all SMART capabilities within device.

# **5.10.29 SMART DISABLE OPERATIONS**

# 5.10.29.1 Command Code

B0h with a Feature register value of D9h

#### 5.10.29.2 Feature Set

Smart Feature Set

# 5.10.29.3 Protocol

Non-data

#### 5.10.29.4 Inputs

#### Table 86: SMART DISABLE Command for inputs information

| Register     | 7 | 6   | 5 | 4 | 3  | 2 | 1 | 0 |
|--------------|---|-----|---|---|----|---|---|---|
| Features     |   |     |   | D | 9h |   |   |   |
| Sector Count |   |     |   | N | a  |   |   |   |
| LBA Low      |   |     |   | N | a  |   |   |   |
| LBA Mid      |   | 4Fh |   |   |    |   |   |   |
| LBA High     |   | C2h |   |   |    |   |   |   |



| Device  | Obs | Na | obs | DEV | Na | Na | Na | Na |
|---------|-----|----|-----|-----|----|----|----|----|
| Command |     |    |     | BC  | )h |    |    |    |

Device register-

DEV shall specify the selected device.

# 5.10.29.5 Normal Outputs

## Table 87: SMART command for normal outputs information

| Register     | 7   | 6    | 5   | 4   | 3   | 2  | 1  | 0   |  |  |
|--------------|-----|------|-----|-----|-----|----|----|-----|--|--|
| Error        |     | Na   |     |     |     |    |    |     |  |  |
| Sector Count |     | Na   |     |     |     |    |    |     |  |  |
| LBA Low      |     | Na   |     |     |     |    |    |     |  |  |
| LBA Mid      |     | Na   |     |     |     |    |    |     |  |  |
| LBA High     |     | Na   |     |     |     |    |    |     |  |  |
| Device       | Obs | Na   | obs | DEV | Na  | Na | Na | Na  |  |  |
| Status       | BSY | DRDY | DF  | Na  | DRQ | Na | Na | ERR |  |  |

Device Register-

DEV shall indicate the selected device.

Status register-

BSY will be cleared to zero indicating command completion.

DRDY will be set to one.

DF (Device Fault) will be cleared to zero.

DRQ shall be cleared to zero.

ERR shall be cleared to zero.

#### **5.10.29.6** Prerequisites

DRDY set to one. SMART enabled.

# 5.10.29.7 Description

This command disables all SMART capabilities within device.

# 6. Device Parameters

iCF 1ME device parameters are listed in Table 86.

| Capacity | Cylinders | Heads | Sectors | LBA         | Capacity(MB) |
|----------|-----------|-------|---------|-------------|--------------|
| 4GB      | 7,785     | 16    | 63      | 7,847,280   | 3,831.68     |
| 8GB      | 15,538    | 16    | 63      | 15,662,304  | 7,647.61     |
| 16GB     | 31,045    | 16    | 63      | 31,293,360  | 15,279.96    |
| 32GB     | 62,041    | 16    | 63      | 62,537,328  | 30,535.80    |
| 64GB     | 16,383    | 15    | 63      | 125,059,072 | 61,064.00    |
| 128GB    | 16,383    | 15    | 63      | 250,085,376 | 122,112.00   |

 Table 88: Device parameter

# 7. Innodisk Part Number Rule

| CODE                               | 1                                 | 2               | 3    | 4                | 5   |                            | 6                                             | 7                              | 8                    | 9          | 10 1    | .1                                               | 12            | 13                 | 14                  | 15          | 16            |   | 17                  |
|------------------------------------|-----------------------------------|-----------------|------|------------------|-----|----------------------------|-----------------------------------------------|--------------------------------|----------------------|------------|---------|--------------------------------------------------|---------------|--------------------|---------------------|-------------|---------------|---|---------------------|
| CODE                               | D                                 | Ε               | С    | F                | С   | -                          | 0                                             | 8                              | G                    | D          | 53      | 3                                                | В             | С                  | 1                   | S           | С             | - | 3                   |
| Description                        | Disk                              |                 | iCF  | 1ME              |     | -                          | Cap                                           | bac                            | ity                  | Сог        | ntrolle | er                                               | Flash<br>Mode | Operation<br>Temp. | Internal<br>Control | Ch.         | Flash<br>Type |   | Customiz<br>ed Code |
| Defir                              |                                   |                 |      |                  |     | efini                      | iti                                           | on                             | ·                    |            |         |                                                  |               |                    |                     |             |               |   |                     |
|                                    | Code 1 <sup>st</sup> (Disk)       |                 |      |                  |     |                            |                                               | Code                           | 13 <sup>th</sup> (Op | peration   | ו Te    | mpe                                              | rat           | ure)               |                     |             |               |   |                     |
| D : Disk                           |                                   |                 |      |                  | C   | 2:                         | Standaı                                       | rd Grade (0                    | ) ~ +70 °            | С)         |         |                                                  |               |                    |                     |             |               |   |                     |
| Cod                                | le 2 <sup>r</sup>                 | nd v            | י 5' | <sup>th</sup> (I | For | m                          | Fac                                           | to                             | r)                   |            | ١       | N :                                              | Industi       | rial Grade (       | -40 ~ +8            | <b>35</b> ℃ | )             |   |                     |
| ECFC : CF, Type I                  |                                   |                 |      |                  |     |                            | Code 14 <sup>th</sup> (Internal Control Code) |                                |                      |            |         |                                                  |               | de)                |                     |             |               |   |                     |
|                                    |                                   |                 |      |                  |     |                            | 1                                             | 2~1                            | 9 TSOP               | PCB versio | n       |                                                  |               |                    |                     |             |               |   |                     |
| C                                  | ode                               | 6 <sup>th</sup> | י ~  | 8 <sup>th</sup>  | (Ca | ара                        | cit                                           | y)                             |                      |            |         | Code 15 <sup>th</sup> (Channel of data transfer) |               |                    |                     |             |               |   |                     |
| 04G: 4GB                           |                                   |                 |      |                  |     |                            |                                               |                                |                      |            | 9       | S: Single Channel                                |               |                    |                     |             |               |   |                     |
| 08G: 8GB                           |                                   |                 |      |                  |     |                            |                                               |                                |                      |            | [       | D: Dual Channel                                  |               |                    |                     |             |               |   |                     |
| 16G: 16GB                          |                                   |                 |      |                  |     |                            |                                               |                                |                      |            |         |                                                  |               |                    |                     |             |               |   |                     |
| 32G: 32GB                          |                                   |                 |      |                  |     |                            | Code 16 <sup>th</sup> (Flash Type)            |                                |                      |            |         |                                                  |               |                    |                     |             |               |   |                     |
| 64G: 64GB                          |                                   |                 |      |                  |     |                            |                                               |                                |                      |            | C       | C: Toshiba MLC                                   |               |                    |                     |             |               |   |                     |
| A28: 128GB                         |                                   |                 |      |                  |     |                            |                                               |                                |                      |            |         |                                                  |               |                    |                     |             |               |   |                     |
| B56: 256GB                         |                                   |                 |      |                  |     |                            |                                               |                                |                      |            |         | Code 17 <sup>th</sup> (Customized/Internal Code) |               |                    |                     |             |               |   |                     |
|                                    |                                   |                 |      |                  |     |                            |                                               |                                |                      |            | 27      | 3: Removable Mode                                |               |                    |                     |             |               |   |                     |
| Code 9 <sup>th</sup> ~             | <b>11</b> <sup>t</sup>            | <sup>h</sup> (( | Cor  | ntro             | lle | r)                         |                                               |                                |                      |            | 2       | 4: Preformat, Fixed Mode + PIO Mode 4            |               |                    |                     |             |               |   |                     |
| D53 : ID232                        |                                   |                 |      |                  |     |                            |                                               |                                |                      |            |         | 5: Pre-formatted                                 |               |                    |                     |             |               |   |                     |
|                                    |                                   |                 |      |                  |     |                            | e                                             | 6: Pre-formatted + Removable   |                      |            |         |                                                  |               |                    |                     |             |               |   |                     |
| Code 12 <sup>th</sup> (Flash Mode) |                                   |                 |      |                  | 7   | 7: Fixed Mode + PIO Mode 4 |                                               |                                |                      |            |         |                                                  |               |                    |                     |             |               |   |                     |
| R: Toshiba A19 Synchronous Flash   |                                   |                 |      |                  |     | ٤                          | 8: Fixed Mode + MDMA Mode 2                   |                                |                      |            |         |                                                  |               |                    |                     |             |               |   |                     |
| B: Toshiba 1                       | B: Toshiba 15nm Synchronous Flash |                 |      |                  |     |                            | 9                                             | 9: Removable Mode + PIO Mode 4 |                      |            |         |                                                  |               |                    |                     |             |               |   |                     |
|                                    |                                   |                 |      |                  |     |                            |                                               |                                |                      |            |         |                                                  |               |                    |                     |             |               |   |                     |

# 8. Appendix







Issue Date: May 26, 2014 Ref. Report No. ISL-14LE208FB

Product Name Model(s) Brand Applicant Address

: DECFC-XXXD53\* # % % & : Innodisk : Innodisk Corporation : 5F.No.237, Sec. 1, Datong Rd., Xizhi Dist., New Taipei City 221, Taiwan (R.O.C.)

#### We, International Standards Laboratory, hereby certify that:

: iCF 1ME

The device bearing the trade name and model specified above has been shown to comply with the applicable technical standards as indicated in the measurement report and was tested in accordance with the measurement procedures specified. (refer to Test Report if any modifications were made for compliance).

#### Standards:



FCC CFR Title 47 Part 15 Subpart B: 2012- Section 15.107 and 15.109 ANSI C63.4-2009 Industry Canada Interference-Causing Equipment Standard ICES-003 Issue 5: 2012

Class B

I attest to the accuracy of data and all measurements reported herein were performed by me or were made under my supervision and are correct to the best of my knowledge and belief. I assume full responsibility for the completeness of these measurements and vouch for the qualifications of all persons taking them.

**International Standards Laboratory** 

Jim Chu / Director

Lung-Tan LAB: No. 120, Lane 180, San Ho Tsuen, Hsin Ho Rd., Lung-Tan Hsiang, Tao Yuan County 325, Taiwan Tel: 886-3-407-1718; Fax: 886-3407-1738



# innodisk

# 宜鼎國際股份有限公司 Innodisk Corporation

Tel:(02)2696-3000 Fax:(02)2696-2000 Internet: http://www.innedisk.com/

# **REACH Declaration of Conformity**

# Manufacturer Products: All Innodisk EM Flash and Dram products

 宜鼎國際股份有限公司(以下稱本公司)特此保證此售予費公司之產品,皆符合歐盟化學 品法案(Registration, Evaluation and Authorization of Chemicals; REACH)之規定 (<u>http://www.echa.europa.eu/de/candidate-list-table</u> last updated: 16/12/2013)。所提 供之產品包含:(1)產品或產品所使用到的所有原物料;(2)包裝材料;(3)設計、生產及重工 過程中所使用到的所有原物料。

We Innodisk Corporation hereby declare that our products are in compliance with the requirements according to the REACH Regulation

(http://www.echa.europa.eu/de/candidate-list-table **last updated: 16/12/2013**). Products include : 1) Product and raw material used by the product : 2) Packaging material ; 3) Raw material used in the process of design, production and rework

2.本公司同意因本保證書或與本保證書相關事宜有所爭議時,雙方宜友好協商,達成協議。

InnoDisk Corporation agrees that both parties shall settle any dispute arising from or in connection with this Declaration of Conformity by friendly negotiations.

# 立保證書人(Guarantor)

Company name 公司名稱:<u>InnoDisk Corporation</u> 宜鼎國際股份有限公司

Address: 9F, No. 100, Sec.1 Xintai 5th Rd., Xizhi Dist., New Taipei City 221, Taiwan

Company Representative 公司代表人: <u>Richard Lee 李鐘亮</u>

Company Representative Title 公司代表人職稱: CEO 執行長

Date 日期: \_\_\_\_\_\_\_ 2014 / 03 / 18







# 宜鼎國際股份有限公司 Innodisk Corporation

Tel:(02)7703-3000 Fax:(02) 7703-3555 Internet: http://www.innodisk.com/

# ROHS 自我宣告書(RoHS Declaration of Conformity)

# Manufacturer Product: All Innodisk EM Flash and Dram products

一 定鼎國際股份有限公司(以下稱本公司)特此保證售予責公司之所有產品,皆符合歐盟 2011/65/EU關於 RoHS 之規範要求。

Innodisk Corporation declares that all products sold to the company, are complied with European Union RoHS Directive (2011/65/EU) requirement

二、 本公司同意因本保證書或與本保證書相關事宜有所爭議時,雙方宜友好協商,達成協議。

Innodisk Corporation agrees that both parties shall settle any dispute arising from or in connection with this Declaration of Conformity by friendly negotiations.

| Name of hazardous substance    | Limited of RoHS | ppm (mg/kg) |
|--------------------------------|-----------------|-------------|
| Cd                             | < 100 ppm       |             |
| РЬ                             | < 1000 ppm      |             |
| Hg                             | < 1000 ppm      |             |
| Chromium VI (Cr+6)             | < 1000 ppm      |             |
| Polybromodiphenyl ether (PBDE) | < 1000 ppm      |             |
| Polybrominated Biphenyls (PBB) | < 1000 ppm      |             |

# 立保證書人 (Guarantor)

Company name 公司名稱: Innodisk Corporation 宜鼎國際股份有限公司

Company Representative 公司代表人: <u>Richard Lee 李鐘亮</u>

Company Representative Title 公司代表人職稱: CEO 執行長

Date 日期: \_ 2014 / 07 / 29





Page 1 of 5







# **Test report**

| E. u. T.:       | Industrial CF Card<br>Test with optional Industrial PC-System<br>"ADVANTECH – ARK-VH200"                           |
|-----------------|--------------------------------------------------------------------------------------------------------------------|
| Model:          | iCF 1ME                                                                                                            |
| Applicant:      | Innodisk Corporation<br>5F., No. 237, Sec. 1, Datong Rd., Xinzhi<br>Dist., New Taipei City 221,<br>Taiwan (R.O.C.) |
| Date of tests:  | 07 / 07 / 2014 to 08 / 08 / 2014                                                                                   |
| Place of tests: | Perl- Sinz                                                                                                         |
| Project No.:    | 27804_07072014_1ME_SAE                                                                                             |
| Date of Report: | 08 / 12 / 2014                                                                                                     |
| Pages complete: | 31                                                                                                                 |

#### No part of this report may be reproduced except as authorised by written permission. The test data of this test report relate only to the individual item which have been tested.

27804\_07072014\_1ME\_SAE

1/31

Version 1.0