#### **EiceDRIVER™ 125 V High Side Gate Driver** #### **Features** - Wide operating input voltage range of up to 125 V - Strong gate driver for fast turn-off - · Strong integrated charge pump for fast turn-on - Internal charge pump for reduced EMI and low voltage operation - V<sub>DS</sub> monitoring for overcurrent protection (OCP) and current measurement - · Adjustable current trip threshold with flexible fault time and blanking time #### **Potential applications** - Power tools - · Gardening tools - · Robotics, e-bikes, vacuum cleaners - Drones and multicopters #### **Product validation** Fully qualified according to JEDEC for industrial applications. #### Description The 1EDL8011 gate driver IC provides fast turn-on and turn-off of high side N-channel MOSFETs with its powerful gate current capabilities. It consists of an integrated charge pump with an external capacitor to provide strong start-up. The internal charge pump provides MOSFET gate voltage when the operating input voltage is low. The gate driver IC is used to manage inrush current and protects in case of faults. Undervoltage Lockout (UVLO) protection at input voltage prevents the device from operating under hazardous conditions. The 1EDL8011 is available in DSO-8 package including OCP protection feature, an adjustable current setting threshold, time delay and a safe start-up mechanism with flexible blanking during MOSFET turn-on transitions. #### **Ordering Information** | Product name | Package | Package size | Pin pitch | |--------------|-------------|-------------------|-----------| | 1EDL8011 | PG-DSO-8-92 | 5.00 mm × 6.00 mm | 1.27 mm | ## 1EDL8011 Table of contents ## **Table of contents** | | Table of contents | . 2 | |-------|-------------------------------------------------------------------|-----| | 1 | Pin configuration | . 3 | | 2 | Block diagram | . 4 | | 3 | Introduction | . 5 | | 3.1 | Product description | . 5 | | 4 | General product characteristics | . 6 | | 4.1 | Absolute maximum ratings | . 6 | | 4.2 | Recommended operating conditions | . 7 | | 4.3 | Electrical characteristics | 7 | | 4.4 | ESD ratings | 9 | | 4.5 | Thermal characteristics | 10 | | 4.6 | Electrical characteristic graphs | 10 | | 5 | Product features | .11 | | 5.1 | Feature description | 11 | | 5.2 | Device enable sequence | 11 | | 5.2.1 | IN pin description | 11 | | 5.2.2 | Safe start-up description and OCP blanking | .12 | | 5.3 | Gate driver | 14 | | 5.3.1 | Gate driver description | 14 | | 5.3.2 | Unpowered gate clamp | 14 | | 5.4 | Charge pump | 14 | | 5.5 | VDS sensing | 15 | | 5.5.1 | VDS sensor features and activation | 15 | | 5.5.2 | VDS sensor OCP delay parameters set up | 16 | | 5.5.3 | VDS sensor, start-up blanking and OCP delay application use cases | 18 | | 5.6 | Safe switch off | 20 | | 5.7 | Undervoltage lockout protection (UVLO) | 20 | | 5.7.1 | VIN UVLO | 20 | | 5.8 | Fault table | 21 | | 6 | Application information | 22 | | 6.1 | Battery power application system | .22 | | 7 | Package | 23 | | 8 | Revision history | 25 | | | Disclaimer | 26 | 1 Pin configuration ## 1 Pin configuration Table 1 Pin definitions and functions | Pin number | Name | Description | |------------|--------|----------------------------------------------------------------------------------------| | 1 | GND | Device ground connection | | 2 | IN | Enable control for the main disconnect switch and power up of the device | | 3 | CFN | Bottom terminal of the flying cap | | 4 | CFP | Top terminal of the flying cap | | 5 | ILIMIT | Set the OCP threshold via pull-down resistor. Short to GND to disable the OCP function | | 6 | GATE | Gate output of the gate driver | | 7 | VS | System output voltage. Connect to source of disconnect switch | | 8 | VIN | Chip supply. Connect to drain of disconnect switch | The top view of pin configuration is shown in Figure 1. Figure 1 Pin configuration 2 Block diagram ## 2 Block diagram The system block diagram is presented in Figure 2. Figure 2 System functional block diagram 3 Introduction #### 3 Introduction ## 3.1 Product description In many power applications including motor drives and switched-mode power supplies (SMPS), the supply architecture often requires that a module can be disconnected from the main supply rail when a malfunction occurs in this module. In order to achieve that functionality, it is common to use high side disconnect switches (for example MOSFETs) that isolate the module causing the fault from the main rail. In a battery powered motor drive system, for instance, the battery is typically connected to the main inverter via a disconnect switch. That disconnect switch helps prevent a load short-circuit from affecting the battery, which could lead to a fatal error or even destroy the battery. Another important aspect of such systems are inrush currents. In a battery powered drive, the inrush current flows when the battery is connected through the disconnect switch to the inverter module and starts charging the bus capacitors for the first time. The current can increase to dangerous levels and even destroy elements in the applications for example, when the SOA (Safe Operating Area) of the disconnect switch is violated. In situations like that, a controlled charge function such as external precharge circuit or high side gate driver with controlled turnon can help mitigate the effect. ## 4 General product characteristics ## 4.1 Absolute maximum ratings **Note**: Absolute maximum ratings are intended in the temperature range $T_J = -40^{\circ}\text{C}$ to $T_J = 150^{\circ}\text{C}$ , unless otherwise specified. **Note**: Absolute maximum ratings are not subject to production test, specified by design. **Note**: Stresses above the values listed below may cause permanent damage to the device. Exposure to absolute maximum rating conditions for given periods may affect device reliability. Maximum ratings are absolute ratings; exceeding anyone of these values may cause irreversible damage to the device. Table 2 Absolute maximum ratings | Parameter | Symbol | | Values | 1 | Unit | Note or condition | |-----------------------------------------------------|--------------------------------------|--------|--------|-------|------|------------------------------| | | | Min. | Тур. | Max. | | | | Supply voltage | VIN | -0.3 | _ | 125 | V | - | | Source voltage | VS | -10 | _ | 125 | V | - | | Supply and source voltage slew rate | SR <sub>VIN</sub> , SR <sub>VS</sub> | - | - | 2 | V/μs | T <sub>ambient</sub> > -10°C | | Main switch gate voltage | V <sub>GATE</sub> | VS-0.3 | _ | VS+15 | V | _ | | Flying capacitor voltage at the top pin | V <sub>CFP</sub> | -0.3 | _ | 140 | V | | | Flying capacitor negative voltage at the bottom pin | V <sub>CFN</sub> | -0.3 | _ | 15 | V | - | | Analog/Digital input pin voltage | V_IN, V <sub>ILIMIT</sub> | -0.3 | - | 7 | V | - | | Maximum current for analog inputs | I <sub>AN_IN_MAX</sub> | -1 | _ | 10 | mA | - | | Junction temperature | TJ | -40 | _ | 150 | °C | - | | Storage temperature | T <sub>S</sub> | -55 | _ | 150 | °C | - | | Case temperature | T <sub>CASE</sub> | _ | _ | 145 | °C | - | ## 4.2 Recommended operating conditions Operating at $T_A = 25$ °C. All voltages are referred to ground (GND), positive currents are flowing into the pin (unless otherwise specified). Table 3 Recommended operating conditions | Parameter | Symbol | | Values | | Unit | Note or condition | |--------------------------------------|---------------------|------|--------|------|------|-------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Supply voltage | VIN | 8 | _ | 125 | V | DC plus transients (noise and spikes combined) | | Source voltage | VS | -10 | _ | 125 | V | DC plus transients (noise and spikes combined) | | | | | | | | -10 V for 10 $\mu$ s pulse AC current and -0.3 V for DC constant current. <sup>1)</sup> | | RRC input slew rate | RRC <sub>SR</sub> | 0.35 | - | - | V/µs | This is at the input of the R1-R2-C1 network and applicable only with blanking/OCP delay. | | Analog/Digital pins voltage range | V_IN | 0 | _ | 5.5 | V | _ | | VDSON comparator input voltage range | VTH <sub>VDS</sub> | 0 | _ | 2 | V | 1) This is the voltage across the VIN and VS pins. | | ILIMIT pin input voltage range | V <sub>ILIMIT</sub> | 0 | _ | 5 | V | - | | Junction temperature range | TJ | -40 | _ | 125 | °C | - | Not subject to production test - specified by design ## 4.3 Electrical characteristics VIN = 8 to 125 V, $T_A = 25$ °C, unless otherwise specified. All voltages are referred to ground (GND), positive currents are flowing into the pin (unless otherwise specified). Table 4 Electrical Characteristics | Parameter | Symbol | | Values | | Unit | Note or condition | |------------------------------------|-------------------------|------|--------|------|------|---------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Supply and UVLO | | | • | • | _ | | | VIN quiescent current, active mode | I <sub>DDQ_ON</sub> | _ | 2.7 | 5 | mA | Total current consumption on the VIN and VS pins when V_IN > VTHH <sub>IN</sub> | | VIN quiescent current,<br>off mode | I <sub>DDQ_OFF</sub> | - | _ | 1 | μΑ | $T_A = 25$ °C, when $V_IN < VTHL_{IN}$ | | VIN UVLO rising threshold | V <sub>VIN_UVLO_R</sub> | 9.5 | 10 | 10.5 | V | _ | (table continues...) Table 4 (continued) Electrical Characteristics | Parameter | Symbol | Values | | | Unit | Note or condition | |--------------------------------------------------|---------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | VIN UVLO falling<br>threshold | V <sub>VIN_UVLO_F</sub> | 7 | 7.5 | 8 | V | - | | VIN UVLO deglitch<br>filter | T <sub>VIN_UVLO</sub> | _ | 750 | - | ns | 1) | | Main Gate Driver | | · | | | | | | Gate driver output | V <sub>GATE</sub> - VS | 10 | 12 | 15 | V | No load on the GATE pin | | Gate driver output | V <sub>GATE</sub> - VS | 9 | 12 | 15 | V | 5 mA current load on GATE pin | | Gate driver output voltage ripple | V <sub>GATE_RIPPLE</sub> | - | _ | 200 | mV | No load on GATE. 1) | | Peak gate driver sink current | I <sub>GD_SNK_PEAK</sub> | - | 1 | _ | A | 1) | | RDSON of gate pull down | R <sub>DSON_PD</sub> | - | _ | 12 | Ω | When V <sub>GATE</sub> - VS = 12 V | | Active pull down resistance | R <sub>PULL</sub> | - | _ | 1K | Ω | When IN is off and V <sub>GATE</sub> - VS > 2 V | | Start-up time of gate driver | T <sub>START_UP</sub> | - | 96 | _ | μs | From first rising edge of CFN till gate voltage $V_{GATE}$ - VS = 10 V ( $C_{FPN}$ = 2.3 nF, $C_{TANK}$ = 23 nF, MOSFET IRFS7537) 1) | | Charge Pump | | | | | | | | Output impedance of charge pump | R <sub>CP</sub> | - | 150 | _ | Ω | Output impedance directly seen on CFN pin with no external capacitor on CFP, CFN pins. 1) | | Charge pump clock frequency | f <sub>CP_CLK</sub> | 280 | 400 | 550 | kHz | - | | VDS Sensor | | | | | | | | VDS sensor input current | I <sub>VIN_SNS</sub> | _ | _ | 1 | mA | Current into VIN pin due to VDS sensor | | VDS sensor<br>bandwidth | V <sub>DS_OCP_BW</sub> | _ | 1 | - | MHz | Unity gain bandwidth with 5 pF (max. capacitance) that loads the ILIMIT pin. <sup>1)</sup> | | VDS sensor accuracy | ε <sub>VDS</sub> | -25 | - | 25 | % | The accuracy is intended to be before calibration. After calibration, the accuracy is based on customer calibration and ensured above 100 mV | | VDSON comparator deglitch filter | t <sub>OCP_DEGLITCH</sub> | 500 | 1000 | _ | ns | 1) | | VDS sensor OCP<br>threshold<br>(table continues) | V <sub>REF</sub> | 1.18 | 1.23 | 1.28 | V | Internal voltage reference | Table 4 (continued) Electrical Characteristics | Parameter | Symbol | | Values | ; | Unit | Note or condition | |----------------------------------|------------------------------|------|--------|-------|------|---------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | IN Pin | | | | | | | | IN rising threshold | VTHH <sub>IN</sub> | 1.15 | _ | _ | V | _ | | IN falling threshold | VTHL <sub>IN</sub> | 0 | _ | 1.0 | V | I/O standard specification. Anything below the maximum value results in an Off state. | | IN pin initial voltage | V <sub>INITIAL</sub> | 1.35 | 1.4 | 1.6 | V | If connected to an external RC network. 1) | | IN pin OCP delay threshold | V <sub>LOOP</sub> | 2.45 | 2.6 | 2.75 | V | Internal voltage reference | | IN pin input current | I <sub>IN</sub> | _ | - | 150 | μΑ | V_IN > 2.1 V | | IN pin pull down resistance | R <sub>PD_IN</sub> | 0.9 | 2.5 | 11 | ΜΩ | V_IN = 5 V | | IN pin pull down resistance | R <sub>PD_IN</sub> | - | 11 | _ | ΜΩ | $^{1)}$ V_IN = 4 V | | IN pin fixed OCP delay threshold | V <sub>FIXDELAY</sub> | 2.75 | 2.9 | 3.065 | V | Internal voltage reference | | IN pin OCP fixed delay | T <sub>FIXDELAY</sub> | 9 | 12.5 | 16.5 | μs | - | | IN pin, on propagation delay | T <sub>ON_PROP_DELAY</sub> | 10 | _ | 40 | μs | From V_IN = 1.4 V till the first rising edge of CFN. | | IN pin, off propagation delay | T <sub>OFF_PROP_DELAY</sub> | _ | _ | 10 | μs | From V_IN = 1 V till the start of the falling edge of V <sub>GATE</sub> | | Main Gate Comparato | or | • | | • | • | | | VGS safe off threshold | V <sub>GS_SAFE_OFF_THR</sub> | _ | 2 | 3 | ٧ | - | Not subject to production test - specified by design 1) #### 4.4 **ESD** ratings #### Table 5 **ESD** susceptibility | Parameter | Symbol | Values | | Unit | Note or condition | | |---------------------------|----------------------|--------|------|------|-------------------|----------------------| | | | Min. | Тур. | Мах. | | | | Human Body Model<br>(HBM) | V <sub>ESD_HBM</sub> | -2000 | _ | 2000 | V | HBM <sup>1) 2)</sup> | | Charge Device Model (CDM) | V <sub>ESD_CDM</sub> | -1000 | _ | 1000 | V | CDM <sup>1) 3)</sup> | <sup>1)</sup> 2) 3) Not subject to production test - specified by design ESD robustness, Human Body Model (HBM) according to ANSI/ESDA/JEDEC JS-001 (1.5k $\Omega$ , 100pF) ESD robustness, Charge Device Model (CDM) according to ANSI/ESDA/JEDEC JS-002 ### 4.5 Thermal characteristics **Note**: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. Table 6 Thermal resistance | Parameter | Symbol | | Values | | | Note or condition | |----------------------------------------------------|----------------------|------|--------|------|-----|-------------------------------------| | | | Min. | Тур. | Max. | | | | Junction-to-ambient thermal resistance | $R_{\theta JA}$ | - | 99.3 | _ | K/W | 1) 2) | | Junction-to-case<br>(top) thermal<br>resistance | $R_{\theta JC(top)}$ | - | 44.87 | - | K/W | $T_A = 85^{\circ}C^{1}$ | | Junction-to-case<br>(bottom) thermal<br>resistance | $R_{\theta JC(bot)}$ | - | 33.36 | - | K/W | T <sub>A</sub> = 85°C <sup>1)</sup> | <sup>1)</sup> Not subject to production test - specified by design ## 4.6 Electrical characteristic graphs Figure 3 Quiescent current on VIN pin vs VIN voltage in off mode – V\_IN < VTHL<sub>IN</sub> <sup>2)</sup> The junction-to-ambient thermal resistance is simulated based on standard JESD51-5/7 using a FR4 2s2p board 5 Product features #### 5 Product features ## 5.1 Feature description The 1EDL8011 high side gate driver controls high side disconnect switch. The gate driver addresses two main use cases in these systems: - Inrush current control: Allows controlled turn-on of the disconnect switch by using an external gate resistor (Rg) combined with a safe start-up and blanking mechanism. - Short circuit protection: Whenever a short occurs on the load side, the load can be disconnected from the source by quickly turning off the disconnect switch. This is achieved by the internal pull-down mechanism of 1EDL8011 which protects the entire system. The gate driver is supplied via a charge pump which supports fast start-up and ramping up the high side gate driver to 100% operation. The charge pump supports low input voltage operation while maintaining enough voltage at the gate driver output. The charge pump consists of two modules, the primary module uses an external capacitor (supports charging of MOSFET, voltage doubler-charge pump) to bring up the gate voltage V<sub>GATE</sub>. After the target gate voltage is reached the secondary module becomes active which is an internally implemented charge pump with ultra low power capability allowing to be always connected to the battery rail. The gate driver offers the following protection features: - Main supply voltage UVLO - · Overcurrent protection with programmable threshold via resistor or analog signal - Safe start-up of the disconnect switch with blanking of OCP - Overcurrent protection latch-off and externally adjustable time delay for more flexibility ## 5.2 Device enable sequence ## 5.2.1 IN pin description The IN pin is the input to the gate driver and controls the turn-on and turn-off of the main disconnect switch. The IN pin is, however, a multi-function pin that provides the following functions: - **1.** IN controls the startup of the device: - If the IN pin voltage V\_IN < VTHL<sub>IN</sub>, the device is in the Off state and no internal circuits are functional. The device has lowest current consumption in Off state. - If the IN pin voltage V\_IN ≥ VTHH<sub>IN</sub>, first the internal circuits are turned On. Second, the input voltage VIN UVLO is also checked for proper operating voltage. - 2. IN is the control signal for the gate driver - 3. The IN pin with external RC circuit provides flexible blanking (see section 5.2.2) during start-up to prevent inrush current tripping overcurrent protection (OCP). The resistor circuit provides a programmable time delay (see section 5.5.1) for OCP tripping event. An overview of the different device statuses is shown below: #### Table 7 Device output depending on V\_IN voltage | IN | Device<br>status | GATE | VGS | |---------------------------|------------------|-----------|-------------------------------------------------------| | V_IN < VTHL <sub>IN</sub> | Off | Pull down | V <sub>GATE</sub> - VS < V <sub>GS_SAFE_OFF_THR</sub> | | V_IN ≥ VTHH <sub>IN</sub> | On | Pull up | Gate turn-on | 5 Product features ## 5.2.2 Safe start-up description and OCP blanking A normal start-up sequence must meet various input conditions. Firstly, the supply voltage VIN is above $V_{VIN\_UVLO\_R}$ and secondly IN voltage is above VTHH<sub>IN</sub>. After the device is active, the charge pump voltage rises and provides voltage $V_{GATE}$ above VIN for proper biasing of the high side MOSFET. Then the MOSFETs are turned on and connect the power supply to the load system. To provide a safe start-up function, user can adjust the OCP blanking time by using an external RC network connected to IN pin. During blanking time, the inrush current does not trigger an OCP event. OCP function and VDS sensing are described in section 5.5. After the blanking time ( $T_{BLANK}$ ) has passed, the OCP function is activated. An input capacitance ( $C_{IN}$ ) of atleast $1\mu F$ and rated according to supply voltage must be placed at the VIN pin. This capacitance helps in inductance decoupling and should be sized appropriately to prevent transitions on VIN reaching VIN UVLO. The safe start-up condition is shown in Figure 4. Figure 4 Safe start-up with OCP blanking The OCP blanking time $T_{BLANK}$ is designed by appropriately choosing the external passive components R1, R2, and C1. When the IN pin voltage $V_{IN}$ is 5 V then R2 must be equal to R1/2.5 and when IN voltage is 3.3 V then R2 must be equal to R1. The $V_{IN}$ voltage can be supplied from a microcontroller or other sources like voltage divider network. The RRC input slew rate must be met for proper functioning of OCP blanking and delay time. The RC network on IN pin creates an initial jump of the IN pin voltage to $V_{INITIAL}$ (see Figure 5). This level must be set high and fast enough to cross the VTHH<sub>IN</sub> threshold and starts the device. The selected RC components define the blanking time from the IN pin voltage $V_{INITIAL}$ to IN pin OCP delay threshold $V_{LOOP}$ . The blanking time can be set as long as needed, however, turning-off should be performed as quickly as possible. A fast recovery Schottky diode D (see Figure 2) is always needed to ensure fast turn-off and prevent re-toggling. Considering the IN pin propagation delay, the minimum blanking time during turn-on must be at least the maximum value of $T_{PROP\_DELAY}$ . Any blanking time calculation using C1 lower than $T_{PROP\_DELAY}$ is rounded up to the maximum value of $T_{PROP\_DELAY}$ because blanking time includes the IN pin propagation delay time. The approximate blanking time $T_{BLANK}$ is calculated in the equation as the time parameter t: $$V_{LOOP} = V_{INITIAL} + \left(V_{IN} - V_{INITIAL}\right) * \left(1 - e^{-t/\tau}\right)$$ (1) The assumption for calculating the blanking time is that, after the $V_{LOOP}$ threshold is reached, the OCP delay feature immediately takes over to define the OCP event. This is true if the entire regulation current (I) at the IN flows into the internal timer capacitor $C_{INT}$ . However there is still some current flowing to the blanking capacitor C1 which means #### 5 Product features blanking period has not passed even though $V_{LOOP}$ threshold is reached. To simplify the blanking time accurately, $T_{BLANK}$ can be separated into two phases: $$T_{BLANK} = T_{BLANK1} + T_{BLANK2} \tag{2}$$ #### T<sub>BLANK1</sub>: $T_{BLANK1}$ is the approximate time it takes to reach $V_{LOOP}$ when a voltage step is applied to RC network at the IN pin. Using Laplace equations and solving for a step function at $V_{LOOP}$ when a voltage step is applied to RC network at the IN pin. $$T_{BLANK1} = -\tau \left(1 + \frac{a*b}{a+b}\right) * \ln \left[ \left(1 - \frac{V_{LOOP}}{V_{\_}IN} * \left(1 + \frac{a}{b}\right)\right) * \left(1 + \frac{1}{a} + \frac{1}{b}\right) \right]$$ (3) where, R = R2, a = R1/R2, b = $R_{PD}$ <sub>IN</sub>/R2, $\tau$ = R\*C1 #### T<sub>BLANK2</sub>: $T_{BLANK2}$ is active when Ids current is more than OCP threshold and stays higher over the entire start-up blanking period. The timer regulation loop starts to regulate the voltage to $V_{LOOP}$ at IN pin. The resulting current is sourced on the internal capacitor $C_{INT}$ to charge the voltage up the internal reference voltage $V_{REF}$ of a fault comparator. With OCP fault observed, $T_{BLANK1} = T_{BLANK1} + T_{BLANK2}$ $$T_{BLANK2} = \frac{V_{REF}}{V_{LOOP} - V_{CBLANK1}} * R * \sqrt{2 * C1 * Cint * k}$$ $$\tag{4}$$ Where, $C_{int} = 1 nF$ The correction factor k is calculated as: $$k = 1.1 + \frac{1 \ nF}{1.4 \cdot C1} \tag{5}$$ $$V_{CBLANK1} = V_{IN} * \frac{b}{a+b} * \left( 1 - e^{-\frac{T_{BLANK1}}{\tau^* \left( 1 + \frac{ab}{a+b} \right)}} \right)$$ (6) If no OCP fault is detected then $T_{BLANK} = T_{BLANK1}$ The diagram of the turn-on and OCP blanking time periods is shown in Figure 5 #### T<sub>BLANK</sub> calculations Example 1: When V\_IN = 5 V and R1=400 k $\Omega$ , R2=R1/2.5=160 k $\Omega$ and C1 = 10 nF Using the equations above T<sub>BLANK1</sub> = 2.33 ms and T<sub>BLANK2</sub> = 0.88 ms, the total blanking time is 5 Product features $$T_{BLANK} = T_{BLANK1} + T_{BLANK2} = 3.21 ms (7)$$ Example 2: When V\_IN = 3.3 V and R1=5 k $\Omega$ and R2=R1=5 k $\Omega$ and C1 = 150 nF Using the equations above T<sub>BLANK1</sub> = 1.29 ms and T<sub>BLANK2</sub> = 0.12 ms $$T_{BLANK} = T_{BLANK1} + T_{BLANK2} = 1.41 \text{ ms}$$ (8) Figure 5 OCP blanking time periods set up and internal mechanism #### 5.3 Gate driver ### 5.3.1 Gate driver description The gate driver controls the gate of the disconnect switch. - Turn-on: The source current is provided directly by the charge pump. - Turn-off: The GATE pin is shorted to VS through an internal pull-down mechanism. Users can optimize the turn-on and turn-off switching behaviors by adding external components like gate resistors and antiparallel diodes. ### 5.3.2 Unpowered gate clamp During Off state, the device has an active clamp mechanism to prevent the GATE pin from entering an undefined state. The active clamp circuit (refer to R<sub>PULL</sub> in Table 4) ensures a proper clamping of the device output when no supply voltage is applied to the device and will deactivate as soon as the pull-up gate driver is turned on. ## 5.4 Charge pump Supply for the gate driver is provided by a charge pump with an external flying capacitor $C_{FPN}$ connected at pins CFP and CFN. The output of the charge pump is available at the GATE pin to provide a direct sourcing current. An external capacitor $C_{TANK}$ can be placed between the GATE and VS pins along with an external gate resistor $R_G$ (if needed) as shown in see Figure 2. #### 5 Product features The $C_{TANK}$ capacitor must be properly chosen to provide low voltage ripple and the desired turn-on of the disconnect switch. It is recommended to select $C_{TANK} = 10 \times C_{FPN}$ , where $C_{FPN}$ is the flying capacitor. The recommended value of $C_{FPN}$ is between 100 pF and 10 nF as it reduces stress on internal devices and prevents potential damage to the charge pump by the inrush current. A resistance $R_{ser}$ must be added in series to $C_{FPN}$ based on the value of $C_{FPN}$ as shown in the table below, or a Schottky diode $D_{sh}$ (20 V, 1 A) must be connected between $C_{FPN}$ and GATE pin (if $C_{FPN} > 1$ nF). | C <sub>FPN</sub> (nF) | R <sub>ser</sub> (Ω) | |-----------------------|----------------------| | ≤1 | Not needed | | 2.2 | 25 | | 4.7 | 50 | | 10 | 100 | The charge pump is enabled when $V_{IN} > VTHH_{IN}$ and the IN propagation delay has passed. The main reason for having an external flying capacitor is the possibility to achieve a fast startup by properly sizing the flying capacitor with regard to the $C_{TANK}$ capacitor. This also helps in maintaining a low voltage ripple at $V_{GATE}$ during turn-on as the charge pump experiences high load during the turn-on of the disconnect switch. After the switch has turned on, the gate voltage is supplied from the auxiliary charge pump. The start-up time of gate driver is related to the internal impedance of the charge pump, the flying capacitor $C_{FPN}$ , $R_{SER}$ , tank capacitor $C_{TANK}$ , external gate resistor $R_{G}$ and MOSFET input capacitance. ### 5.5 VDS sensing #### 5.5.1 VDS sensor features and activation The 1EDL8011 integrates a VDS sense feature that allows the device to react safely to OCP events with a certain time delay and provide amplified $V_{DS}$ voltage over the ILIMIT pin. It includes a $V_{DS}$ fault comparator that is used to trigger OCP shutdown by monitoring the voltage difference between VIN and VS pins. The signal on the ILIMIT pin can be measured by a microcontroller for different purposes like current monitoring. Note: To disable VDS sensing, connect the ILIMIT pin to GND. #### Features of the VDS sensor VDS sensing module offers the following features: - Amplification stage with possible analog reading through the ILIMIT pin - External gain setting using the R3 resistor with flexible OCP values - Configurable OCP filter delay via R1 and R2 to filter out possible system noise - Fixed minimum OCP time delay provided with no RC network on the IN pin #### Activating the VDS Sensor (OCP and current monitoring) The device monitors the voltage difference between VIN and VS pins which is the same as the voltage across $R_{DSON}$ minus the threshold voltage set by external resistor R3 on the ILIMIT pin. Once the device is active and the IN pin voltage is greater than $V_{THOCP\_EN}$ ( $V_{THOCP\_EN}$ < $V_{LOOP}$ ), the OCP function is enabled. The voltage on the ILIMIT pin ( $V_{ILIMIT}$ ) is then internally compared to a fixed reference $V_{REF}$ . If $V_{ILIMIT}$ > $V_{REF}$ , then the comparator starts the charge of an internal capacitor $C_{INT}$ . The current rate at which this capacitor is charged depends on the selection of $T_{DELAY}$ value, configured via external resistor R1 connected to IN pin. This means user can configure how fast the $C_{INT}$ capacitor is charged with those resistors. Once the voltage on $C_{INT}$ crosses $V_{REF}$ , the OCP\_DELAY comparator is activated switching off the disconnect MOSFET. In this way, user can define with R1, how much deglitch filter is applied after VDS sensor detects an OCP condition and before the MOSFET is turned off. The analog signal monitoring on ILIMIT PIN is active since the start-up of the device. OCP function is only activated after the blanking time, T<sub>BLANK</sub>, has passed. If no RC network is connected, there is no blanking time. 15 Pins required for VDS sensing and OCP delay are: #### 5 Product features - VIN: MOSFET drain pin. Connected on the PCB to VIN as close as possible to the drain of the disconnect switch - VS: MOSFET source pin. Connected on the PCB as close as possible to the source of the disconnect switch. - ILIMIT: R3 resistor on the pin defines the amplifier gain. This pin also holds the analog signal proportional to the V<sub>DS</sub> voltage. If an application does not need OCP feature, the ILIMIT pin must be pulled down to GND and the VDS sensor is deactivated. - IN: IN pin not only provides a chip enable function but also OCP time delay value through external resistor R1and R2 on IN pin. Users can decide how long the OCP event will be present in the system before it is acknowledged as a fault. If users do not want to use passive external components on the IN pin then a fixed delay time, T<sub>EIXDELAY</sub>, will be implemented by default. The block diagram of the internal OCP function blocks and the configurable time delay is shown Figure 6 Figure 6 Functional diagram of the flexible OCP time delay and OCP blanking ## 5.5.2 VDS sensor OCP delay parameters set up #### **OCP Threshold Setting** The $V_{DS}$ voltage will be transformed into a current flowing through R3 on ILIMIT pin. OCP threshold $V_{ILIMIT}$ is internally compared to $V_{REF}$ voltage. The gain levels can be changed and set by resistor R3 and used for sensing the current through the MOSFET ( $I_{DS}$ ). The V<sub>ILIMIT</sub> can be calculated using the equation below: $$V_{ILIMIT} = \left[ \frac{I_{DS} * ( (R_{DSON} * k1) / N )}{R_4} \right] * R_3$$ (9) Where, #### 5 Product features R4 is the internal resistor R<sub>DSON</sub> of the MOSFET N is the number of MOSFETs in parallel k1 is the temperature coefficient ### Sample Overcurrent Threshold (IDS) calculation In order to calculate overcurrent threshold we use $V_{ILIMIT} = V_{REF} = 1.2 \text{ V}$ because OCP is triggered when $V_{ILIMIT} > V_{REF}$ . Using equation 9 for overcurrent $I_{DS}$ calculation when $R_{DSON} = 3.3 \text{ m}\Omega$ , $R3 = 50 \text{ k}\Omega$ , N = 1, k1 = 1 $$I_{DS} = \frac{1.2 \ V \ * \ 10 \ k\Omega}{3.3 \ m\Omega \ * \ 50 \ k\Omega} \tag{10}$$ Hence, I<sub>DS</sub> is 72 A #### **OCP Delay Setting TDELAY** OCP delay time can be set using external resistor R1 to obtain a $T_{DELAY}$ ranging from 10 $\mu s$ to 200 $\mu s$ . It is recommended to use a resistor R1 with a value of less than 400 $k\Omega$ . OCP delay time $T_{DELAY}$ is defined from the moment $V_{ILIMIT} > V_{REF}$ to the falling edge of gate voltage. MOSFET turn-off time depends on external gate resistor, MOSFET input capacitance and tank capacitor. Therefore, total turn-off time during OCP events is the sum of OCP delay time and MOSFET turn-off time. The equation for calculating $T_{DELAY}$ is $$T_{DELAY} = \frac{C_{INT} * V_{REF}}{I} \tag{11}$$ $$I = \frac{V\_IN - V_{LOOP}}{R1} \tag{12}$$ Where $C_{INT} = 1$ nF, $V_{REF}$ is typically 1.2 V, $V_{LOOP}$ is typically 2.6 V (see Table 4), $V_{LOOP}$ is typically 5 V or 3.3 V. #### **T<sub>DELAY</sub>** calculation Example 1: When $V_IN = 5V$ and $R1 = 20 \text{ k}\Omega$ $$T_{DELAY} = \frac{1 \quad nF^* \cdot 1.2 \quad V}{(5 \quad V - 2.6 \quad V)/(20 \quad k\Omega)} = 10 \quad \mu s$$ (13) Example 2: When $V_IN = 3.3 V$ and $R1 = 6 k\Omega$ $$T_{DELAY} = \frac{1 nF*1.2 V}{(3.3 V-2.6 V)/(6 k\Omega)} = 10 \mu s$$ (14) The OCP T<sub>DELAY</sub> and device turn-on diagram is shown in Figure 7 #### **OCP fault reset** The OCP fault is a latched fault and can be reset by cycling the IN pin. 5 Product features Figure 7 OCP delay time set up diagram ## 5.5.3 VDS sensor, start-up blanking and OCP delay application use cases Below are some possible use cases for VDS sensor: ## OCP event with fixed delay TFIXDELAY This is an example in which no RC components are used and the blanking time is not configured. The OCP threshold is set by R3 resistor on the ILIMIT pin. In this case, user has to ensure inrush current $I_{DS}$ through the MOSFET does not exceed the OCP threshold. Once IN pin is set high, the OCP circuitry dictated by $V_{FIXDELAY}$ is activated (shown by dotted lines in Figure 7). In the normal On condition of MOSFET, if $I_{DS}$ rises above OCP threshold for a time duration T2 longer than $T_{FIXDELAY}$ (as shown in Figure 8) then OCP fault is triggered. After the fault is triggered the MOSFET is turned off and the device is latched until the IN pin is cycled. 5 Product features Figure 8 OCP event with fixed delay time #### OCP event with flexible time delay and adjustable blanking time, case 1 This is an example for designing flexible delay time T<sub>DELAY</sub> and a short blanking time. A short blanking time can be configured by appropriately choosing the external RC components (R1, R2 and C1) on the IN pin (see Equation 2) and T<sub>DELAY</sub> can be configured by choosing R1 (see Equation 11). Three possible scenarios are depicted in Figure 9 depending on I<sub>DS</sub> current level and duration. A short blanking time can be useful in systems where an external precharge path exists that takes over the inrush current of the load. With an external precharge circuit, if the inrush current through the MOSFET is less than the OCP threshold value, the OCP fault is not triggered. OCP feature is active after the blanking time has passed. During normal operation of MOSFET, if the I<sub>DS</sub> current exceeds OCP threshold value and stays high for time duration T2 longer than T<sub>DELAY</sub> then OCP fault is triggered. After the OCP fault is triggered, the MOSFET is turned off and the device is latched until the IN pin is cycled. The external diode (see D in Figure 2) allows the system to ensure that the turn-off is fast enough. Figure 9 OCP event with short blanking time and flexible time delay, case 1 #### OCP event with flexible time delay and adjustable blanking time, case 2 This is an example for designing flexible delay time T<sub>DELAY</sub> and longer blanking time. Three possible scenarios are depicted in Figure 10 similar to case 1. If a system has no external precharge circuit then inrush current through the #### 5 Product features MOSFET might exceed OCP threshold. If this current persists for a time duration T1 shorter than T<sub>BLANK</sub> then OCP fault is not triggered. This configuration is particularly useful if the inrush current is expected for a calculated amount of time. A long blanking time can be configured by setting the external RC components on the IN pin and T<sub>DELAY</sub> can be configured by setting R1. Figure 10 OCP event with long blanking time and flexible time delay, case 2 #### **OCP** deactivation To disable OCP blanking and T<sub>DELAY</sub> function, ILIMIT pin must be shorted to GND. The device detects this condition and turns off the VDS sensing and OCP circuitry. ## 5.6 Safe switch off In order to ensure proper turn-off of the MOSFET (when IN pin is pulled down), it is essential to keep the power supply of the device active to enable all circuits to safely pull down. To ensure this, the gate driver contains a mechanism for switching off safely. This mechanism works as follows: - When IN pin is pulled down, GATE pin starts discharging the MOSFET. This causes the V<sub>GS</sub> voltage to drop. - Once the $V_{GS}$ voltage reaches the VGS safe off threshold ( $V_{GS\_SAFE\_OFF\_THR}$ ), the device is powered down. During the Off state, $R_{PULL}$ is present between terminals GATE and VS to prevent spurious turn-on. - To initiate a new power-up sequence, the IN pin must be switched On again. ## 5.7 Undervoltage lockout protection (UVLO) #### 5.7.1 VIN UVLO Datasheet The device contains a UVLO circuit to monitor the supply voltage VIN, referred to as VIN UVLO. The VIN UVLO works in the following way: - If the VIN voltage rises above the UVLO rising threshold (V<sub>VIN\_UVLO\_R</sub>) and the IN pin is turned on then the device is enabled. - When device is On and VIN voltage drops below the UVLO falling threshold (V<sub>VIN\_UVLO\_F</sub>), the VIN UVLO is asserted and the fault is latched. This switches off the disconnect MOSFET and the gate driver is disabled. To restart the operation, the device needs to cycle the IN pin when the VIN voltage is above the UVLO rising threshold. The UVLO circuitry incorporates a hysteresis (V<sub>VIN UVLO R</sub> - V<sub>VIN UVLO F</sub>) to prevent malfunctions (see Table 4). ## 1EDL8011 infineon 5 Product features ## 5.8 Fault table Table 8 lists possible fault conditions. **Table 8** Protection features | Name | Description | Filter | Latched | Action | |-----------------|--------------------------------------------------------|-----------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------| | VIN UVLO | Input voltage UVLO | Yes | Yes | <ul><li>MOSFET turns Off</li><li>Gate driver disabled</li><li>IN pin must be cycled for reactivation</li></ul> | | OCP | Overcurrent protection<br>threshold for VDS<br>sensing | Flexible delay time<br>set using external<br>resistors R1 and<br>R2 on the IN pin | Yes | <ul> <li>MOSFET turns Off</li> <li>Gate driver is disabled</li> <li>Cycle VIN and IN pin to continue operation.</li> </ul> | | Safe switch off | Gate monitoring fault | None | N/A | <ul> <li>MOSFET turns Off</li> <li>Gate driver is disabled</li> <li>Cycle VIN and IN pin to continue operation.</li> </ul> | 6 Application information ## 6 Application information ## 6.1 Battery power application system **Note:** The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. Figure 11 shows a possible usage of the high side gate driver in a battery-powered motor drive application. Figure 11 Battery power application system block diagram 7 Package ## 7 Package The high side gate driver is provided in 8 pin package: | Product name | Package | Package size | Lead pitch | |--------------|-------------|-----------------|------------| | 1EDL8011 | PG-DSO-8-92 | 5.0 mm × 6.0 mm | 1.27 mm | PG-DSO-8-92 package outline and footprint are shown in Figure 12 and Figure 13 Figure 12 PG-DSO-8-92 package outline 7 Package Figure 13 PG-DSO-8-92 package footprint ### **Green product (RoHS compliant)** To meet the worldwide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e. Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). Further information on packages: https://www.infineon.com/packages ## 1EDL8011 8 Revision history ## 8 Revision history | Revison | Date | Description of changes | | |----------|------------|------------------------|--| | Rev. 1.0 | 2024-06-21 | Initial release | | | | | | | #### **Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2024-06-21 Published by Infineon Technologies AG 81726 Munich, Germany © 2024 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? ${\bf Email: erratum@infineon.com}$ Document reference IFX-dif1700042585061 #### Important notice The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Warnings Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.