**RL78/I1A** **RENESAS MCU** R01DS0171EJ0210 Rev.2.10 Jul 31, 2013 True Low Power Platform (as low as 156.25 $\mu$ A/MHz, and 0.60 $\mu$ A for RTC + LVD), 2.7 V to 5.5 V operation, 32 to 64 Kbyte Flash, for Lighting Control Applications ### 1. OUTLINE ### 1.1 Features ### **Ultra-Low Power Technology** - 2.7 V to 5.5 V operation from a single supply - Stop (RAM retained): 0.23 μA, (LVD enabled): 0.31 μA - Halt (RTC + LVD): 0.60 μA - Operating: 156.25 μA/MHz ### 16-bit RL78 CPU Core - Delivers 41 DMIPS at maximum operating frequency of 32 MHz - Instruction Execution: 86% of instructions can be executed in 1 to 2 clock cycles - CISC Architecture (Harvard) with 3-stage pipeline - Multiply Signed & Unsigned: 16 x 16 to 32-bit result in 1 clock cycle - MAC: 16 x 16 to 32-bit result in 2 clock cycles - 16-bit barrel shifter for shift & rotate in 1 clock cycle - 1-wire on-chip debug function ### **Main Flash Memory** - Density: 32 KB to 64 KB - Block size: 1 KB - On-chip single voltage flash memory with protection from block erase/writing - Self-programming with secure boot swap function and flash shield window function ### **Data Flash Memory** - Data Flash with background operation - Data flash size: 4 KB - Erase Cycles: 1 Million (typ.) - Erase/programming voltage: 2.7 V to 5.5 V ### **RAM** - 2 KB to 4 KB size options - · Supports operands or instructions - Back-up retention in all modes ### **High-speed On-chip Oscillator** - 32 MHz with +/- 1% accuracy over voltage (2.7 V to 5.5 V) and temperature (-20 °C to 85 °C) - Pre-configured settings: 32 MHz, 24 MHz, 16 MHz, 12 MHz, 8 MHz, 4 MHz & 1 MHz ### **Reset and Supply Management** - Power-on reset (POR) monitor/generator - Low voltage detection (LVD) with 6 setting options (Interrupt and/or reset function) # **Data Memory Access (DMA) Controller** - Up to 2 fully programmable channels - Transfer unit: 8- or 16-bit ### 16-bit timers KB0 to KB2, and KC0 for PWM output 16-bit timers KB0 to KB2: maximum 6 outputs (3 ch $\times$ 2) - Smooth start function, dithering function, forced output stop function (unsyncronized with comparator or external interrupt), and interleave PFC function - Average resolution < 1 nsec output, 64 MHz (when using PLL) + dithering option 16-bit timer KC0 (3 ch) PWM output gating function by interlocking with 16bit timers KB0, KB1, and KB2 ### **Extended-Function Timers** - Multi-function 16-bit timers: Up to 8 channels - Real-time clock (RTC): 1 channel (full calendar and alarm function with watch correction function) - Interval Timer: 12-bit, 1 channel - 15 kHz watchdog timer: 1 channel (window function) ### **Multiple Communication Interfaces** - Up to 1 x I2C multi-master (SM/PM bus support) - Up to 1 x CSI/SPI (7-, 8-bit) - Up to 3 x UART (7-, 8-, 9-bit), DALI Support 1ch - Up to 1 x LIN ### Rich Analog - ADC: Up to 11 channels, 8/10-bit resolution, 2.125 μs conversion time - Supports 2.7 V - Internal voltage reference (1.45 V) - Comparator: Up to 6 channels, Internal DAC 3ch 8bit resolution, window comparator mode - PGA (x4 to x32):6 input - On-chip temperature sensor ### Safety Features (IEC or UL 60730 compliance) - Flash memory CRC calculation - RAM parity error check - RAM/SFR write protection - Illegal memory access detection - Clock stop/ frequency detection - ADC self-test # General Purpose I/O - 5V tolerant, high-current (up to 8.5 mA per pin) - Open-Drain, Internal Pull-up support ### **Operating Ambient Temperature** - Standard: -40 °C to +105 °C - Extend: -40 °C to +125 °C ### **Package Type and Pin Count** SSOP: 20, 30, 38 # O ROM, RAM capacities | Flash ROM | Data flash | RAM | RL78/I1A | | | | | |-----------|------------|-----------|----------|--------------------|---------|--|--| | | | | 20 pins | 30 pins | 38 pins | | | | 64 KB | 4 KB | 4 KB Note | - | - R5F107AE R5F107E | | | | | 32 KB | 4 KB | 2 KB | R5F1076C | R5F107AC | = | | | **Note** This is about 3 KB when the self-programming function and data flash function are used. # <R> 1.2 Ordering Information | Pin count | Package | Operating ambient | Part Number | |-----------|---------------------|----------------------------------------------|---------------------------------| | | | temperature | | | 20 pin | 20-pin plastic SSOP | $T_A = -40 \text{ to } +105^{\circ}\text{C}$ | R5F1076CGSP#V0, R5F1076CGSP#X0 | | | (4.4 x 6.5) | $T_A = -40 \text{ to } +125^{\circ}\text{C}$ | R5F1076CMSP#V0, R5F1076CMSP#X0 | | 30 pin | 30-pin plastic SSOP | $T_A = -40 \text{ to } +105^{\circ}\text{C}$ | R5F107ACGSP#V0, R5F107AEGSP#V0, | | 00 p | (7.62 mm (300)) | | R5F107ACGSP#X0, R5F107AEGSP#X0 | | | | $T_A = -40 \text{ to } +125^{\circ}\text{C}$ | R5F107ACMSP#V0, R5F107AEMSP#V0, | | | | | R5F107ACMSP#X0, R5F107AEMSP#X0 | | 38 pin | 38-pin plastic SSOP | $T_A = -40 \text{ to } +105^{\circ}\text{C}$ | R5F107DEGSP#V0, R5F107DEGSP#X0 | | ' | (7.62 mm (300)) | $T_A = -40 \text{ to } +125^{\circ}\text{C}$ | R5F107DEMSP#V0, R5F107DEMSP#X0 | Caution The RL78/I1A has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. Figure 1-1. Part Number, Memory Size, and Package of RL78/I1A # 1.3 Pin Configuration (Top View) # 1.3.1 20-pin products • 20-pin plastic TSSOP (4.4 x 6.5) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. - 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR1) or the input switch control register (ISC). - **3.** The shared function CMP3P can be assigned to P147 by setting the CMPSEL0 bit in the comparator input switch control register (CMPSEL). # 1.3.2 30-pin products • 30-pin plastic SSOP (7.62 mm (300)) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). - Remarks 1. For pin identification, see 1.4 Pin Identification. - 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR1) or the input switch control register (ISC). # 1.3.3 38-pin products • 38-pin plastic SSOP (7.62 mm (300)) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). - Remarks 1. For pin identification, see 1.4 Pin Identification. - **2.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR1) or the input switch control register (ISC). ### 1.4 Pin Identification ANI0 to ANI2, REGC: Regulator Capacitance ANI4 to ANI7, RESET: Reset ANI16 to ANI19: Analog Input RTC1HZ: Real-time Clock Correction Clock AVREFM: Analog Reference Voltage Minus (1 Hz) Output AVREFP: Analog Reference Voltage Plus RxD0, RxD1, CMP0P to CMP5P: Comparator Analog Input DALIRxD4: Receive Data CMPCOM: Comparator External Reference SCK00: Serial Clock Input/Output Voltage SCLA0: Serial Clock Input/Output EXCLK: External Clock Input (Main System SDAA0: Serial Data Input/Output Clock) SI00: Serial Data Input EXCLKS: External Clock Input (Subsystem SO00: Serial Data Output Clock) TI03, TI05, TI06, <R> INTP0, INTP3, Timer Input INTP4, INTP9, T003, T005, T006, INTP10, INTP11, TKB000, TKB001 to INTP20 to INTP23: Interrupt Request from Peripheral TKBO20, TKBO21, P02, P03, TKCO00-TKCO05: Timer Output P05, P06: Port 0 TOOL0: Data Input/Output for Tool P10 to P12: Port 1 TxRx4: Serial Data Input/Output for Single P20 to P22, Wired UART P24 to P27: Port 2 TxD0, TxD1 Port 20 P30, P31: Port 3 DALITxD4: Transmit Data P40: Port 4 Vpd: Power Supply P75 to P77: Port 7 Vss: Ground P120 to P124: Port 12 X1, X2: Crystal Oscillator (Main System Clock) P137: Port 13 XT1, XT2: Crystal Oscillator (Subsystem Clock) 2147. Port 14 P147: Port 14 P200 to P206: # 1.5 Block Diagram # 1.5.1 20-pin products **Remarks 1.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR1) or the input switch control register (ISC). 2. The shared function CMP3P can be assigned to P147 by setting the CMPSEL0 bit in the comparator input switch control register (CMPSEL). # 1.5.2 30-pin products **Remark** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR1) or the input switch control register (ISC). # 1.5.3 38-pin products **Remark** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR1) or the input switch control register (ISC). ### 1.6 Outline of Functions # Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR1) is set to 00H. (1/3) | | | Item | 20-pin | 30 | -pin | 38-pin | | | |---------|---------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------|------------------------------------------|------------------------------------------------------------------------|--| | | | | R5F1076C | R5F107AC | R5F107AE | R5F107DE | | | | | Code flash me | emory (KB) | 32 | 32 | 64 | 64 | | | | | Data flash me | mory (KB) | 4 | 4 | 4 | 4 | | | | | RAM (KB) | | 2 | 2 | 4 <sup>Note 1</sup> | 4 <sup>Note 1</sup> | | | | | Memory space | e | 1 MB | | | | | | | | Main system clock | High-speed system clock | X1 (crystal/ceramic) osc<br>1 to 20 MHz: V <sub>DD</sub> = 2.7 | | stem clock input (EXCLK) | | | | | | | High-speed on-chip oscillator | | mode: 1 to 32 MHz (VDD anode: 1 to 8 MHz (VDD anode) | | | | | | <r></r> | Clock for 16-b<br>and KC0 | it timers KB0 to KB2, | 64 MHz (TYP.) | | | | | | | <r></r> | Subsystem clo | ock (38-pin products | XT1 (crystal) oscillation 32.768 kHz | , external subsystem clo | ck input (EXCLKS) | | | | | <r></r> | Low-speed on | -chip oscillator | 15 kHz (TYP.) | | | | | | | <r></r> | General-purpo | ose register | (8-bit register × 8) × 4 banks | | | | | | | | Minimum instr | ruction execution time | 0.03125 $\mu$ s (High-speed on-chip oscillator: f <sub>IH</sub> = 32 MHz operation) | | | | | | | | | | $0.05~\mu s$ (High-speed system clock: f <sub>MX</sub> = 20 MHz operation) | | | | | | | | | | 30.5 $\mu$ s (Subsystem clock: f <sub>SUB</sub> = 32.768 kHz operation) (38-pin products only) | | | | | | | | Instruction set | | <ul> <li>8-bit operation, 16-bit operation</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> | | | | | | | | I/O port | Total | 16 | | 26 | 34 | | | | | | CMOS I/O | 13 | | 23 | 29 | | | | | | CMOS input | 3 | | 3 | 5 | | | | | | CMOS output | - | | - | - | | | | | Timer 16-bit timer TAU | | Timer 16-bit timer TAU 8 channels (no timer output: 1, PWM output: 1 output) 8 channels (timer output: 1, PWM output: 1 | | | ut: 1, PWM output: 1 <sup>Note 2</sup> ) | 8 channels (timer<br>outputs: 3, PWM<br>outputs: 3 <sup>Note 2</sup> ) | | | | | 16-bit timer KB | 2 channels (PWM outputs: 4) | 3 | channels (PWM outputs: 6 | ) | | | | | | 16-bit timer KC | 1 channel (PWM outputs: 3) | 1 | channel (PWM outputs: 6) | | | | **Notes 1.** This is about 3 KB when the self-programming function and data flash function are used. (For details, see **CHAPTER 3**) 2. The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves). (see 6.8.3 Operation as multiple PWM output function). <R> (2/3) | | | | | | (2/3) | | | | |------------------|-----------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------|--|--|--| | | Item | | 20-pin | 30-pin | 38-pin | | | | | | | | R5F1076C | R5F107AC, R5F107AE | R5F107DE | | | | | Timer | Watchdo | g timer | 1 channel | | | | | | | | Real-time clock (RTC) | | | 1 channel <sup>Notes 1, 2</sup> | | | | | | | 12-bit int<br>(IT) | erval timer | | 1 channel | | | | | | | RTC out | put | | - | 1<br>1 Hz (subsystem clock<br>fsub = 32.768 kHz) | | | | | 8/10-bit resolut | ion A/D o | converter | 6 channels | 11 channels | 11 channels | | | | | Comparator | | | 4 channels | 6 channels | 6 channels | | | | | Programmable | gain am | olifier | | 1 channel | | | | | | | | Input <sup>Note 3</sup> | 4 channels | 6 channels | 6 channels | | | | | Serial interface | | <b></b> | [20-pin] | | 1 | | | | | | | | UART (Supporting LIN-bus and DMX512): 1 channel | | | | | | | | | | | UART (Supporting DALI communication): 1 channel | | | | | | | | | [30-pin products] | | | | | | | | | | UART (Supporting LIN-bus and DMX512): 1 channel | | | | | | | | | | • UART: 1 channel | | | | | | | | | | UART (Supporting DALI communication): 1 channel | | | | | | | | | | [38-pin products] | | | | | | | | | | <ul> <li>CSI: 1 channel/UART (Supporting LIN-bus and DMX512): 1 channel</li> <li>UART: 1 channel</li> <li>UART (Supporting DALI communication): 1 channel</li> </ul> | | | | | | | | I <sup>2</sup> C k | ous | 1 channel | 1 channel | 1 channel | | | | | Multiplier and d | livider/mu | ultiply- | <ul> <li>16 bits × 16 bits = 32 bits (Unsigned or signed)</li> <li>32 bits ÷ 32 bits = 32 bits (Unsigned)</li> <li>16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)</li> </ul> | | | | | | | DMA controller | | | | 2 channels | | | | | | Vectored interr | upt Inter | nal | 27 | 30 | 30 | | | | | sources | Exte | | 7 | 10 | 11 | | | | | Reset | | | Reset by RESET pin Internal reset by watce Internal reset by powe Internal reset by voltae Internal reset by illegae Internal reset by RAM Internal reset by illegae | er-on-reset<br>age detector<br>al instruction execution <sup>Note 4</sup><br>Il parity error | | | | | **Notes 1.** The subsystem clock (fsub) can be selected as the operating clock only for 38-pin products. - 2. The 20- and 30-pin products can only be used as the constant-period interrupt function. - 3. The comparator input is alternatively used with analog input pin (ANI pin). - 4. The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator. (3/3) | | | | (0,0) | | |-------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------|----------|--| | Item | 20-pin | 30-pin | 38-pin | | | | R5F1076C | R5F107AC, R5F107AE | R5F107DE | | | Power-on-reset circuit | • Power-on-reset: 1. • Power-down-reset: 1. | 51 ±0.03 V<br>50 ±0.03 V | | | | Voltage detector | 0 0 | V to 4.06 V (6 stages)<br>V to 3.98 V (6 stages) | | | | On-chip debug function | Provided | | | | | Power supply voltage | V <sub>DD</sub> = 2.7 to 5.5 V | | | | | Operating ambient temperature | $T_A = -40 \text{ to } +105^{\circ}\text{C}$ $T_A = -40 \text{ to } +125^{\circ}\text{C}$ | | | | | | 17 - 40 10 1120 0 | | | | # 2. ELECTRICAL SPECIFICATIONS ( $T_A = -40$ to +105°C) Target products : $T_A = -40 \text{ to } +105^{\circ}\text{C}$ R5F1076CGSP#V0, R5F1076CGSP#X0, R5F107ACGSP#V0, R5F107ACGSP#X0, R5F107AEGSP#V0, R5F107AEGSP#X0, R5F107DEGSP#V0, R5F107DEGSP#X0 Caution The RL78/I1A have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. # 2.1 Absolute Maximum Ratings ### Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (1/2) | Parameter | Symbols | Conditions | Ratings | Unit | |------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------| | Supply voltage | V <sub>D</sub> D | | −0.5 to +6.5 | V | | REGC pin input voltage | VIREGC | REGC | $-0.3 \text{ to } +2.8$ and $-0.3 \text{ to V}_{DD} +0.3^{\text{Note 1}}$ | V | | Input voltage | Vıı | P02, P03, P05, P06, P10 to P12, P20 to P22, P24 to P27, P30, P31, P40, P75 to P77, P120 to P124, P137, P147, P200 to P206, EXCLK, EXCLKS, RESET | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | ٧ | | Output voltage | Vo <sub>1</sub> | P02, P03, P05, P06, P10 to P12, P20 to P22, P24 to P27, P30, P31, P40, P75 to P77, P120, P147, P200 to P206 | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | Analog input voltage | VAI1 | ANI0 to ANI2, ANI4 to ANI7, ANI16 to ANI19 | -0.3 to V <sub>DD</sub> +0.3 and $-0.3$ to AV <sub>REF(+)</sub> +0.3 Notes 2,3 | V | - **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - 2. Must be 6.5 V or lower. - 3. Do not exceed $AV_{REF(+)} + 0.3 V$ in case of A/D conversion target pin. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - **2.** $AV_{REF(+)}$ : + side reference voltage of the A/D converter. - 3. Vss: Reference voltage Absolute Maximum Ratings (TA = 25°C) (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |----------------------|------------------|-------------------|-------------------------------------------------------------------------------------------|-------------|------| | Output current, high | Іон1 | Per pin | P02, P03, P05, P06, P10 to P12,<br>P30, P31, P40, P75 to P77, P120,<br>P147, P200 to P206 | -40 | mA | | | | Total of all pins | P02, P03, P40, P120 | -70 | mA | | | | –170 mA | P05, P06, P10 to P12, P30, P31, P75 to P77, P147, P200 to P206 | -100 | mA | | | Iон2 | Per pin | P20 to P22, P24 to P27 | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | lo <sub>L1</sub> | Per pin | P02, P03, P05, P06, P10 to P12,<br>P30, P31, P40, P75 to P77, P120,<br>P147, P200 to P206 | 40 | mA | | | | Total of all pins | P02, P03, P40, P120 | 70 | mA | | | | 170 mA | P05, P06, P10 to P12, P30, P31, P75 to P77, P147, P200 to P206 | 100 | mA | | | lo <sub>L2</sub> | Per pin | P20 to P22, P24 to P27 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient | TA | In normal operati | on mode | -40 to +105 | °C | | temperature | | In flash memory | In flash memory programming mode | | | | Storage temperature | T <sub>stg</sub> | | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. ### 2.2 Oscillator Characteristics # 2.2.1 X1, XT1 oscillator characteristics $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Resonator | Recommended<br>Circuit | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------------------|--------------------------------------------|--------------------------------------------------|------------|------|--------|------|------| | X1 clock<br>oscillation<br>frequency (fx) <sup>Note</sup> | Ceramic<br>resonator/<br>crystal resonator | Vss X1 X2 Rd | | 1.0 | | 20.0 | MHz | | XT1 clock oscillation frequency (fxt) <sup>Note</sup> | Crystal resonator | Vss XT2 XT1 Rd C4 C3 T | | 32 | 32.768 | 35 | kHz | Note Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. # 2.2.2 On-chip oscillator characteristics ### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | | | 10 1, 100 0 1, | | | | | |-------------------------------------------------------|------------|--------------------------------------------|------|------|------|------| | Oscillators | Parameters | Conditions | MIN. | TYP. | MAX. | Unit | | High-speed on-chip oscillator clock frequency Note 1 | fін | | 1 | | 32 | MHz | | High-speed on-chip oscillator | | $T_A = -20 \text{ to } 85^{\circ}\text{C}$ | -1 | | +1 | % | | clock frequency accuracy Note 2 | | T <sub>A</sub> = -40 to 105°C | -1.5 | | +1.5 | % | | Low-speed on-chip oscillator clock frequency | fı∟ | | | 15 | | kHz | | Low-speed on-chip oscillator clock frequency accuracy | | | -15 | | +15 | % | - **Notes 1.** Frequency can be selected in a high-speed on-chip oscillator. Selected by bits 0 to 3 of option byte (000C2H/010C2H). - **2.** This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time. # 2.2.3 PLL Characteristics # (TA = -40 to +105°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------|--------------------|---------------------------------------------------------------|------|-------------|------|------| | PLL input clock | f <sub>PLLIN</sub> | High-speed system clock is selected (f <sub>MX</sub> = 4 MHz) | 3.94 | 4.00 | 4.06 | MHz | | frequency Note | | High-speed on-chip oscillator clock is selected (fiн = 4 MHz) | 3.94 | 4.00 | 4.06 | MHz | | PLL output clock frequency Note | f <sub>PLL</sub> | | | fpllin × 16 | | MHz | Note This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time. ### 2.3 DC Characteristics ### 2.3.1 Pin characteristics (Ta = -40 to +105°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|--------------|------------------------------------------------------------|---------------------------------------------------------------|------|------|------------------------|------| | Output current, | Іон1 | Per pin for P02, P03, P05, P06, P10 to P12, | $4.0~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | | | -3.0 <sup>Note 2</sup> | mA | | high <sup>Note 1</sup> | | P30, P31, P40, P75 to P77, P120, P147, P200 to P206 | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | -1.0 | mA | | | | (Mhon duty < 700/ Note 3) | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -12.0 | mA | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | -4.0 | mA | | | | P75 to P77 P147 P200 to P206 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -30.0 | mA | | | | | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} < 4.0~\textrm{V}$ | | | -10.0 | mA | | | | | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -30.0 | mA | | | | (When duty ≤ 70% <sup>Note 3</sup> ) | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | -14.0 | mA | | Іон2 | <b>І</b> он2 | Per pin for P20 to P22, P24 to P27 | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | -0.1 Note 2 | mA | | | | Total of all pins (When duty $\leq 70\%^{\text{Note 3}}$ ) | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | | | -0.7 | mA | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the V<sub>DD</sub> pin to an output pin. - 2. However, do not exceed the total current value. - 3. Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = $(loh \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and IoH = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. # Caution P02, P10 to P12 do not output high level in N-ch open-drain mode. $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------------------|-------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------|------|------|-----------------------|------| | Output current, | lo <sub>L1</sub> | Per pin for P02, P03, P05, P06, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 8.5 <sup>Note 2</sup> | mA | | low <sup>Note 1</sup> | | P75 to P77, P120, P147, P200 to P206 Total of P02, P03, P40, P120 (When duty < 70% Note 3) | $2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}$ | | | 1.5 <sup>Note 2</sup> | mA | | | | | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 40.0 | mA | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | 7.5 | mA | | | Total of P05, P06, P10 to P12, P30, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 40.0 | mA | | | | | P31, P75 to P77, P147, P200 to P206 (When duty $\leq 70\%^{\text{Note 3}}$ ) | $2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}$ | | | 17.5 | mA | | | | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> ) | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 80.0 | mA | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | 25.0 | mA | | lo <sub>L2</sub> | lo <sub>L2</sub> | Per pin for P20 to P22, P24 to P27 | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | 0.4 <sup>Note 2</sup> | mA | | | | Total of all pins (When duty ≤ 70% Note 3) | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | | | 2.8 | mA | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the Vss pin. - 2. However, do not exceed the total current value. - 3. Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = $(IoL \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and lol = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------|------|--------------------|------| | Input voltage,<br>high | V <sub>IH1</sub> | P02, P03, P05, P06, P10 to P12,<br>P20 to P22, P24 to P27, P30, P31,<br>P40, P75 to P77, P120 to P124, P137,<br>P147, P200 to P206, EXCLK,<br>EXCLKS, RESET | Normal input buffer | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | > | | | V <sub>IH2</sub> | P03, P10, P11 | TTL input buffer $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 2.1 | | V <sub>DD</sub> | V | | | | | TTL input buffer $3.3 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | 2.0 | | V <sub>DD</sub> | V | | | | | TTL input buffer $2.7 \text{ V} \le \text{V}_{\text{DD}} < 3.3 \text{ V}$ | 1.5 | | V <sub>DD</sub> | V | | Input voltage,<br>low | V <sub>IL1</sub> | P02, P03, P05, P06, P10 to P12,<br>P20 to P22, P24 to P27, P30, P31,<br>P40,P75 to P77, P120 to P124, P137,<br>P147, P200 to P206, EXCLK,<br>EXCLKS, RESET | Normal input buffer | 0 | | 0.2V <sub>DD</sub> | V | | | VIL2 | P03, P10, P11 | TTL input buffer $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 0 | | 0.8 | V | | | | | TTL input buffer 3.3 V ≤ V <sub>DD</sub> < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer $2.7 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}$ | 0 | | 0.32 | V | Cautions The maximum value of V<sub>IH</sub> of pins P02, P10 to P12 is V<sub>DD</sub>, even in the N-ch open-drain mode. (Ta = -40 to +105°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------|------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------|------|------|------| | Output voltage,<br>high | Vон1 | P02, P03, P05, P06, P10 to P12, P30, P31, P40, P75 to P77, P120, P147, | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ Iон1 = $-3.0 \text{ mA}$ | V <sub>DD</sub> - 0.7 | | | V | | | | | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$<br>$I_{\text{OH1}} = -1.0 \text{ mA}$ | V <sub>DD</sub> - 0.5 | | | V | | | V <sub>OH2</sub> | P20 to P22, P24 to P27 | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$I_{OH2} = -100 \ \mu\text{A}$ | V <sub>DD</sub> - 0.5 | | | V | | Output voltage, low | Vol1 | P200 to P206 | $4.0~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 8.5~mA$ | | | 0.7 | V | | | | | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $I_{\text{OL1}} = 4.0 \text{ mA}$ | | | 0.4 | V | | | | | $2.7~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 1.5~mA$ | | | 0.4 | V | | | V <sub>OL2</sub> | P20 to P22, P24 to P27 | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$\text{I}_{OL2} = 400 \ \mu\text{A}$ | | | 0.4 | V | Caution P02, P10 to P12 do not output high level in N-ch open-drain mode. (Ta = -40 to +105°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Items | Symbol | Condition | ns | | MIN. | TYP. | MAX. | Unit | |--------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------|------|------|------|------| | Input leakage<br>current, high | ILIH1 | P02, P03, P05, P06, P10 to P12,<br>P20 to P22, P24 to P27, P30,<br>P31, P40, P75 to P77, P120,<br>P137, P147, P200 to P206,<br>RESET | Vi = Vdd | | | | 1 | μA | | | ILIH2 | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | VI = VDD | In input port or external clock input | | | 1 | μΑ | | | | | | In resonator connection | | | 10 | μΑ | | Input leakage<br>current, low | ILIL1 | P02, P03, P05, P06, P10 to P12,<br>P20 to P22, P24 to P27, P30,<br>P31, P40, P75 to P77, P120,<br>P137, P147, P200 to P206,<br>RESET | Vı = Vss | | | | -1 | μA | | | ILIL2 | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | Vı = Vss | In input port or external clock input | | | -1 | μΑ | | | | | | In resonator connection | | | -10 | μΑ | | On-chip pll-up resistance | R∪ | P02, P03, P05, P06, P10 to P12,<br>P30, P31, P40, P75 to P77,<br>P120, P147, P200 to P206 | V <sub>I</sub> = Vss, In input port | | 10 | 20 | 100 | kΩ | # 2.3.2 Supply current characteristics (Ta = -40 to +105°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) (1/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------|------------------|---------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------|------|------|------|------| | Supply | I <sub>DD1</sub> | Operating | HS (high- | fih = 32 MHz <sup>Note 3</sup> | V <sub>DD</sub> = 5.0 V | | 5.0 | 7.5 | mA | | current <sup>Note 1</sup> | | mode | speed main)<br>mode <sup>Note 5</sup> | | V <sub>DD</sub> = 3.0 V | | 5.0 | 7.5 | mA | | | | | mode | f <sub>IH</sub> = 24 MHz <sup>Note 3</sup> | V <sub>DD</sub> = 5.0 V | | 3.9 | 5.8 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 3.9 | 5.8 | mA | | | | | | fih = 16 MHz <sup>Note 3</sup> | V <sub>DD</sub> = 5.0 V | | 2.9 | 4.2 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 2.9 | 4.2 | mA | | | | | LS (low-<br>speed main)<br>mode <sup>Note 5</sup> | $f_{IH} = 8 \text{ MHz}^{\text{Note 3}},$<br>$T_{A} = -40 \text{ to } + 85^{\circ}\text{C}$ | V <sub>DD</sub> = 3.0 V | | 1.3 | 2.0 | mA | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Square wave input | | 3.2 | 4.9 | mA | | | | | speed main)<br>mode <sup>Note 5</sup> | V <sub>DD</sub> = 5.0 V | Resonator connection | | 3.3 | 5.0 | mA | | | | | mode | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Square wave input | | 3.2 | 4.9 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 3.3 | 5.0 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Square wave input | | 2.0 | 2.9 | mA | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 2.0 | 2.9 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Square wave input | | 2.0 | 2.9 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 2.0 | 2.9 | mA | | | | | LS (low- | $f_{MX} = 8 MHz^{Note 2}$ | Square wave input | | 1.2 | 1.8 | mA | | | | speed main)<br>mode <sup>Note 5</sup> | $V_{DD} = 3.0 \text{ V},$<br>$T_{A} = -40 \text{ to } + 85^{\circ}\text{C}$ | Resonator connection | | 1.2 | 1.8 | mA | | | | | | HS (high-<br>speed main)<br>mode <sup>Note 5</sup> | fiH = 4 MHz <sup>Note 3</sup> | V <sub>DD</sub> = 5.0 V | | 5.4 | 8.5 | mA | | | | | | fpll = 64 MHz, fclk = 32 MHz | V <sub>DD</sub> = 3.0 V | | 5.4 | 8.5 | mA | | | | | | f <sub>IH</sub> = 4 MHz <sup>Note 3</sup> | V <sub>DD</sub> = 5.0 V | | 3.3 | 5.7 | mA | | | | | | fpll = 64 MHz, fclk = 16 MHz | V <sub>DD</sub> = 3.0 V | | 3.3 | 5.7 | mA | | | | | Subsystem | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 4.2 | 6.0 | μA | | | | | clock | $T_A = -40^{\circ}C$ | Resonator connection | | 4.4 | 6.2 | μA | | | | | operation | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 4.2 | 6.0 | μA | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 4.4 | 6.2 | μA | | | | | | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 4.3 | 7.2 | μA | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 4.5 | 7.4 | μA | | | | | | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 4.4 | 8.1 | μΑ | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 4.6 | 8.3 | μА | | | | | | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 5.2 | 11.4 | μΑ | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 5.4 | 11.6 | μΑ | | | | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 6.9 | 20.8 | μΑ | | | | | | | | $T_A = +105^{\circ}C$ | Resonator connection | | 7.1 | 21.0 | μΑ | (Notes and Remarks are listed on the next page.) - Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, comparator, programmable gain amplifier, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz to } 32 \text{ MHz}$ LS (low-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz to } 8 \text{ MHz}$ - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - **4.** Except subsystem clock operation, temperature condition of the TYP. value is $T_A = 25^{\circ}C$ (Ta = -40 to +105°C, 2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = 0 V) (2/2) | Parameter | Symbol | | | MIN. | TYP. | MAX. | Unit | | | |---------------------------|------------------------|------------------------|---------------------------------------------------|----------------------------------------------------------------------------|-------------------------|------|------|------|----| | Supply | IDD2 <sup>Note 2</sup> | HALT | HS (high- | fih = 32 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.72 | 2.9 | mA | | current <sup>Note 1</sup> | | mode | speed main)<br>mode <sup>Note 7</sup> | | V <sub>DD</sub> = 3.0 V | | 0.72 | 2.9 | mA | | | | | mode | fih = 24 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.57 | 2.3 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.57 | 2.3 | mA | | | | | | fih = 16 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.50 | 1.7 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.50 | 1.7 | mA | | | | | LS (low-<br>speed main)<br>mode <sup>Note 7</sup> | f <sub>IH</sub> = 8 MHz <sup>Note 4</sup> ,<br>TA = -40 to +85°C | V <sub>DD</sub> = 3.0 V | | 320 | 910 | μА | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.40 | 1.9 | mA | | | | | speed main)<br>mode <sup>Note 7</sup> | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.50 | 2.0 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.40 | 1.9 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.50 | 2.0 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.24 | 1.02 | mA | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.30 | 1.08 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{Note 3},$ | Square wave input | | 0.24 | 1.02 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.30 | 1.08 | mA | | | | | LS (low- | $f_{MX} = 8 MHz^{Note 3},$ | Square wave input | | 130 | 720 | μА | | | | | speed main)<br>mode <sup>Note 7</sup> | $V_{DD} = 3.0 \text{ V},$<br>$T_{A} = -40 \text{ to } +85^{\circ}\text{C}$ | Resonator connection | | 170 | 760 | μА | | | | | HS (high- | f⊩ = 4 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 1.15 | 4.0 | mA | | | | | speed main)<br>mode <sup>Note 7</sup> | $f_{PLL} = 64 \text{ MHz}, f_{CLK} = 32 \text{ MHz}$ | V <sub>DD</sub> = 3.0 V | | 1.15 | 4.0 | mA | | | | | mode | f <sub>H</sub> = 4 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.95 | 3.2 | mA | | | | | | fPLL = 64 MHz, fcLK = 16 MHz | VDD = 3.0 V | | 0.95 | 3.2 | mA | | | | | Subsystem<br>clock<br>operation | $f_{SUB} = 32.768 \text{ kHz}^{\text{Note 5}}$ $T_A = -40^{\circ}\text{C}$ | Square wave input | | 0.28 | 0.70 | μА | | | | | | | Resonator connection | | 0.47 | 0.89 | μA | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.33 | 0.70 | μА | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.52 | 0.89 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.41 | 1.90 | μA | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.60 | 2.09 | μA | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.54 | 2.80 | μА | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.73 | 2.99 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 1.27 | 6.10 | μА | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.46 | 6.29 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 3.04 | 15.5 | μA | | | | | | T <sub>A</sub> = +105°C | Resonator connection | | 3.23 | 15.7 | μА | | | IDD3 <sup>Note 6</sup> | STOP | T <sub>A</sub> = -40°C | | | | 0.18 | 0.50 | μA | | | | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C | | | | 0.23 | 0.50 | μΑ | | | | | T <sub>A</sub> = +50°C | | | | 0.27 | 1.70 | μA | | | | | T <sub>A</sub> = +70°C | | | | 0.44 | 2.60 | μΑ | | | | | T <sub>A</sub> = +85°C | | | | 1.17 | 5.90 | μΑ | | T <sub>A</sub> = | | | T <sub>A</sub> = +105°C | | | 2.94 | 15.3 | μΑ | | (Notes and Remarks are listed on the next page.) - Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, comparator, programmable gain amplifier, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - **4.** When high-speed system clock and subsystem clock are stopped. - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz LS (low-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 8 MHz 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode. Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is $T_A = 25^{\circ}C$ <R> # <R> (TA = -40 to +105°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | <u>-</u> | ·<br>I | · | <u> </u> | | ī | l | l | | |--------------------------------------------------------------|-------------------------|------------------------|------------------------------------------------------------------------------|----------------------------------------------------|------|------|------|------| | Parameter | Symbol | | Condition | ons | MIN. | TYP. | MAX. | Unit | | Low-speed on-<br>chip oscillator<br>operating<br>current | IFIL Note 1 | | | | | 0.20 | | μΑ | | RTC operating current | IRTC Notes 1, 2, 3 | | | | | 0.02 | | μΑ | | 12-bit interval timer operating current | IIT Notes 1, 2, 4 | | | | | 0.02 | | μА | | Watchdog timer operating current | WDT Notes 1, 2, 5 | fı∟ = 15 kHz | | | | 0.22 | | μA | | A/D converter | IADC Notes 1, 6 | When conversion | Normal mode, | $AV_{REFP} = V_{DD} = 5.0 V$ | | 1.3 | 1.7 | mA | | operating<br>current | | at maximum speed | Low voltage m | node, AV <sub>REFP</sub> = V <sub>DD</sub> = 3.0 V | | 0.5 | 0.7 | mA | | A/D converter reference voltage current | ADREF Note 1 | | | | | 75.0 | | μА | | Temperature sensor operating current | TTMPS Note 1 | | | | | 75.0 | | μΑ | | LVD operating current | ILVI Notes 1, 7 | | | | | 0.08 | | μΑ | | Self-<br>programming<br>operating<br>current | FSP Notes 1, 8 | | | | | 2.50 | 12.2 | mA | | Programmable | IPGA Note 9 | | | AVREFP = VDD = 5.0 V | | 0.21 | 0.31 | mA | | gain amplifier operating current | | | | AVREFP = VDD = 3.0 V | | 0.18 | 0.29 | mA | | Comparator | ICMP Note 10 | When one compara | tor channel is | AVREFP = VDD = 5.0 V | | 41.4 | 62 | μΑ | | operating | | operating | | AVREFP = VDD = 3.0 V | | 37.2 | 59 | μΑ | | current | IVREF | When one internal r | reference | AVREFP = VDD = 5.0 V | | 14.8 | 26 | μА | | | | voltage circuit is op- | erating | AVREFP = VDD = 3.0 V | | 8.9 | 20 | μΑ | | Programmable | IREF Note 11 | | | AVREFP = VDD = 5.0 V | | 3.2 | 5.1 | μА | | gain amplifier/<br>comparator<br>reference<br>current source | | | | AVREFP = VDD = 3.0 V | | 2.9 | 4.9 | μΑ | | BGO operating current | IBGO <sup>Note 12</sup> | | | | | 2.50 | 12.2 | mA | | SNOOZE | ISNOZ Note 1 | ADC operation | The mode is pe | erformed | | 0.50 | 1.1 | mA | | | | | ersion operations are<br>andard mode, AV <sub>REFP</sub> = V <sub>DD</sub> = | | 2.0 | 3.04 | mA | | | | 1 | 001111107 | 5.0 v<br>I/UART operation | | | | 1.54 | mA | (Notes and Remarks are listed on the next page.) <R> <R> <R> <R> <R> - <R> Notes 1. Current flowing to the VDD. - 2. When the high-speed on-chip oscillator and high-speed system clock are stopped. - 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip ocsillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock. - 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the XT1 oscillator and f<sub>IL</sub> operating current). The current of the RL78 microcontrollers is the sum of the values of either I<sub>DD1</sub> or I<sub>DD2</sub>, and I<sub>IT</sub>, when the 12-bit interval timer operates in operation mode or HALT mode. - 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation. - **6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode. - 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation. - 8. Current flowing during self-programming operation. - **9.** Current flowing only to the programmable gain amplifier. The supply current value of the RL78 microcontrollers is the sum of I<sub>DD1</sub>, I<sub>DD2</sub> or I<sub>DD3</sub>, and I<sub>PGA</sub>, when the programmable gain amplifier is operating in operating mode or in HALT mode. - **10.** Current flowing only to the comparator. The supply current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3, and ICMP, when the comparator is operating. - **11.** This is the current required to flow to V<sub>DD</sub> pin of the current circuit that is used as the programmable gain amplifier and the comparator. - <R> 12. Current flowing only during data flash rewrite. - Remarks 1. fil.: Low-speed on-chip oscillator clock frequency - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 3. fclk: CPU/peripheral hardware clock frequency - **4.** Temperature condition of the TYP. value is T<sub>A</sub> = 25°C - 5. Example of calculating current value when using programmable gain amplifier and comparator. - Examples 1) TYP. operating current value when three comparator channels, one internal reference voltage generator, and PGA are operating (when AVREFP = VDD = 5.0 V) ICMP × 3 + IVREF + IPGA + IREF = 41.4 $$[\mu A]$$ × 3 + 14.8 $[\mu A]$ × 1 + 210 $[\mu A]$ + 3.2 $[\mu A]$ = 352.2 $[\mu A]$ Examples 2) TYP. operating current value when using two comparator channels, without using internal reference voltage generator (when AVREFP = VDD = 5.0 V) ICMP × 2 + IREF = 41.4 $$[\mu A]$$ × 2 + 3.2 $[\mu A]$ = 86.0 $[\mu A]$ # 2.4 AC Characteristics # $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | | Items | Symbol | | Condi | itions | | MIN. | TYP. | MAX. | Unit | |---------|--------------------------------------------------------------------|-----------------|--------------------------------------------------------|-------------------------|--------|---------------------------------------------|-----------|------|------|------| | | Instruction cycle (minimum | Тсч | Main system | HS (high-s | speed | main) mode | 0.03125 | | 1 | μS | | | instruction execution time) | | | LS (low-sp<br>main) mod | | $T_A = -40 \text{ to } +85^{\circ}\text{C}$ | 0.125 | | 1 | μs | | | | i | Subsystem cl | ock (fsuв) | oper | ation | 28.5 | 30.5 | 31.3 | μS | | | | | In the self | HS (high-s | speed | main) mode | 0.03125 | | 1 | μS | | | | | | LS (low-sp<br>main) mod | | $T_A = -40 \text{ to } +85^{\circ}\text{C}$ | 0.125 | | 1 | μs | | | External system clock frequency | fex | | | | | 1.0 | | 20.0 | MHz | | <r></r> | | fexs | | | | | 32 | | 35 | kHz | | | External system clock input high- | texh, texl | | | | 24 | | | ns | | | | level width, low-level width | texhs, texhs | | | | 13.7 | | | μS | | | | TI03, TI05, TI06, TI07 input high-<br>level width, low-level width | tтін,<br>tтіL | | | | | 2/fмск+10 | | | ns | | | TO03, TO05, TO06, TKBO00, | fто | HS (high-spe | ed main) | 4.0 \ | $V \le V_{DD} \le 5.5 V$ | | | 8 | MHz | | | TKBO01, TKBO10, TKBO11, TKBO20, TKBO21, TKCO00 to | | mode | | 2.7 \ | V ≤ V <sub>DD</sub> < 4.0 V | | | 4 | MHz | | | TKCO05 output frequency (When duty = 50%) | | LS (low-spee | | 4.0 \ | $V \le V_{DD} \le 5.5 V$ | | | 4 | MHz | | | duty = 30 %) | | mode, $T_A = -4$<br>+85°C | 40 to | 2.7 \ | V ≤ V <sub>DD</sub> < 4.0 V | | | 2 | MHz | | | Interrupt input high-level width, low-level width | tinth,<br>tintl | INTP0, INTP3, INTP4, INTP9 to INTP11, INTP20 to INTP23 | | 1 | | | μs | | | | | RESET low-level width | trsL | | | | | 10 | | | μS | Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKS0n bit of timer mode register 0n (TMR0n). n: Channel number (n = 0 to 7)) # <R> Minimum Instruction Execution Time during Main System Clock Operation # **AC Timing Test Points** ### **External System Clock Timing** # **TI/TO Timing** # **Interrupt Request Input Timing** # **RESET** Input Timing ### 2.5 Peripheral Functions Characteristics # <R> 2.5.1 Serial array unit 0, 4 (UART0, UART1, CSI00, DALI/UART4) (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | HS (high-speed main)<br>Mode | | LS (low-speed main)<br>Mode | | Unit | |----------------------|--------|------------------------|-----------------------------------------------------------------------------|------------------------------|--------|-----------------------------|--------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | Transfer rate Note 1 | | 2.7 V≤ V <sub>DD</sub> | 2.7 V≤ V <sub>DD</sub> ≤ 5.5 V | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 2}$ | | 5.3 | | 1.3 | Mbps | Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. 2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V), TA = -40 to +85°C Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). **UART** mode connection diagram (during communication at same potential) **UART** mode bit width (during communication at same potential) (reference) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remarks 1.** q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 1) 2. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03)) # <R> (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (T<sub>A</sub> = −40 to +105°C, 2.7 V ≤ V<sub>DD</sub> ≤ 5.5 V, V<sub>SS</sub> = 0 V) | Parameter | Symbol | Conditions | HS (high-s <sub>l</sub> | peed main)<br>ode | LS (low-sp<br>Mo | Unit | | |------------------------------------------------|---------------|--------------------------------------------------------------|-------------------------|-------------------|------------------|------|----| | | | | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | <b>t</b> KCY1 | tkcy1 ≥ 4/fclk | 125 | | 500 | | ns | | SCKp high-/low-level | <b>t</b> кн1, | $4.0~V \leq V_{DD} \leq 5.5~V$ | tkcy1/2 - 12 | | tkcy1/2 - 50 | | ns | | width | <b>t</b> KL1 | $2.7~V \leq V_{DD} \leq 5.5~V$ | tkcy1/2 - 18 | | tkcy1/2 - 50 | | ns | | SIp setup time (to SCKp↑) | tsıĸı | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 44 | | 110 | | ns | | Note 1 | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 44 | | 110 | | ns | | SIp hold time (from SCKp <sup>↑</sup> ) Note 2 | tksi1 | | 19 | | 19 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso1 | C = 30 pF Note 4 | | 25 | | 25 | ns | **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SCKp and SOp output lines. - **5**. Operating condtions of LS (low-speed main) mode is $T_A = -40$ to +85 °C. Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remarks 1.** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 1) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00)) # <R> (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbo | Conditions | | | peed main)<br>ode | LS (low-spee | d main) Mode | Unit | |--------------------------------------------|-------------------|--------------------------------|---------------|-----------|-------------------|--------------|----------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy2 | $4.0~V \le V_{DD} \le 5.5~V$ | 20 MHz < fмск | 8/fмск | | _ | | ns | | Note 5 | | | fmck ≤ 20 MHz | 6/fмск | | 6/fмск | | ns | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 16 MHz < fмск | 8/fмск | | _ | | ns | | | | | fмcк ≤ 16 MHz | 6/fмск | | 6/fмск | | ns | | SCKp high-/low-<br>level width | tкн2,<br>tкL2 | | | tkcy2/2 | | tксү2/2 | | ns | | SIp setup time (to SCKp↑) Note 1 | tsık2 | | | 1/fмск+20 | | 1/fмск+30 | | ns | | SIp hold time<br>(from SCKp↑) Note 2 | t <sub>KSI2</sub> | | | 1/fмск+31 | | 1/fмск+31 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso2 | C = 30 pF Note 4 | | | 2/fмск+<br>44 | | 2/fмск+<br>110 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SOp output lines. - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps - **6.** Operating condtions of LS (low-speed main) mode is $T_A = -40$ to +85 °C. Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remarks** 1. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 1) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00)) #### CSI mode connection diagram (during communication at same potential) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00) 2. m: Unit number, n: Channel number (mn = 00) # <R> (4) Communication at different potential (2.5 V, 3 V) (UART mode) (1/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | | HS (high-speed main)<br>Mode | | LS (low-speed main) Mode | | | |-----------|--------|--------|------------|---------------------------------------------------------------------|------|------------------------------|------|---------------------------|------|--| | | | | | | MIN. | MAX. | MIN. | MAX. | | | | Transfer | | Recep- | 4.0 V ≤ | $V_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le V_b \le 4.0 \text{ V}$ | | fmck/6 Note 1 | | fmck/6 Note 1 | bps | | | rate | | tion | | Theoretical value of the maximum transfer rate fmck = fclk Note 2 | | 5.3 | | 1.3 | Mbps | | | | | | 2.7 V ≤ | $V_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \le V_{b} \le 2.7 \text{ V}$ | | fmck/6 Note 1 | | fmck/6 Note 1 | bps | | | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 2 | | 5.3 | | 1.3 | Mbps | | **Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only. 2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz ( $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ ) LS (low-speed main) mode: $8 \text{ MHz} (2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}), \text{ T}_{A} = -40 \text{ to } +85 \,^{\circ}\text{C}.$ Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. Remarks 1. V<sub>b</sub>[V]: Communication line voltage **2.** q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 1) 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03) <R> # (4) Communication at different potential (2.5 V, 3 V) (UART mode) (2/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Parameter Symbol | | Conditions | | HS (high-speed main) Mode | | LS (low-sp<br>Mo | Unit | | |-----------------------|------------------|--------------|------------|----------------------------------------------------------------------------------------------------------------------|---------------------------|------------|------------------|------------|------| | | | | | | MIN. | MAX. | MIN. | MAX. | | | Transfer rate Transmi | | Transmission | | $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>$\leq$ V <sub>b</sub> $\leq$ 4.0 V | | Note 1 | | Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ | | 2.8 Note 2 | | 2.8 Note 2 | Mbps | | | | | | ≤ V <sub>DD</sub> < 4.0 V, | | Note 3 | | Note 3 | bps | | | | | | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3 \text{ V}$ | | 1.2 Note 4 | | 1.2 Note 4 | Mbps | **Notes 1.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ and $2.7 \text{ V} \le \text{V}_{D} \le 4.0 \text{ V}$ Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer. - 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ VDD < 4.0 V and 2.3 V $\leq$ Vb $\leq$ 2.7 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer. - **5.** Operating condtions of LS (low-speed main) mode is $T_A = -40$ to +85 °C. Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VIL, see the DC characteristics with TTL input buffer selected. - Remarks 1. R<sub>b</sub>[Ω]:Communication line (TxDq) pull-up resistance, C<sub>b</sub>[F]: Communication line (TxDq) load capacitance, V<sub>b</sub>[V]: Communication line voltage - **2.** q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 1) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00 to 03)) #### **UART** mode connection diagram (during communication at different potential) #### UART mode bit width (during communication at different potential) (reference) Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vpb tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remarks 1.** $R_b[\Omega]$ : Communication line (TxDq) pull-up resistance, $V_b[V]$ : Communication line voltage - 2. q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 1) # <R> (5) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | H | S | LS | | Unit | |--------------------------------|------------------|----------------------------------------|----------------------------------------------------------------------------------------------|--------------|----------|------------------|------|------| | | | | | (high-spe | ed main) | (low-speed main) | | | | | | | | Мо | de | Mod | е | | | | | | | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | <b>t</b> KCY1 | $t_{\text{KCY1}} \ge 2/f_{\text{CLK}}$ | , | 200 | | 1150 | | ns | | | | | V, | | | | | | | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7$ V, | 300 | | 1150 | | ns | | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | SCKp high-level | <b>t</b> кн1 | 4.0 V ≤ V <sub>DD</sub> ≤ | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$ | tkcy1/2 - 50 | | tkcy1/2 - 75 | | ns | | width | | C <sub>b</sub> = 30 pF, f | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | 2.7 V ≤ V <sub>DD</sub> < | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ | tkcy1/2 - | | tkcy1/2 - | | ns | | | | C <sub>b</sub> = 30 pF, f | $R_b = 2.7 \text{ k}\Omega$ | 120 | | 170 | | | | SCKp low-level | t <sub>KL1</sub> | 4.0 V ≤ V <sub>DD</sub> ≤ | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$ | tkcy1/2 - 7 | | tkcy1/2 - 50 | | ns | | width | | C <sub>b</sub> = 30 pF, I | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | 2.7 V ≤ V <sub>DD</sub> < | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ | tксү1/2 – 10 | | tkcy1/2 - 50 | | ns | | | | C <sub>b</sub> = 30 pF, F | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | SIp setup time | tsıĸ1 | 4.0 V ≤ V <sub>DD</sub> ≤ | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$ | 81 | | 479 | | ns | | (to SCKp↑) Note 1 | | C <sub>b</sub> = 30 pF, I | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | 2.7 V ≤ V <sub>DD</sub> < | < 4.0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, | 177 | | 479 | | ns | | | | C <sub>b</sub> = 30 pF, I | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | SIp hold time | tksi1 | 4.0 V ≤ V <sub>DD</sub> ≤ | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$ | 10 | | 19 | | ns | | (from SCKp $\uparrow$ ) Note 1 | | C <sub>b</sub> = 30 pF, f | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | 2.7 V ≤ V <sub>DD</sub> < | < 4.0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, | 10 | | 19 | | ns | | | | C <sub>b</sub> = 30 pF, I | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | Delay time from | tkso1 | 4.0 V ≤ V <sub>DD</sub> ≤ | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{Vb} \leq 4.0 \text{ V},$ | | 60 | | 100 | ns | | SCKp↓ to SOp | | C <sub>b</sub> = 30 pF, I | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | output Note 1 | | 2.7 V ≤ V <sub>DD</sub> < | $< 4.0 \text{ V}, 2.3 \text{ V} \le V_b \le 2.7 \text{ V},$ | | 130 | | 195 | ns | | | | C <sub>b</sub> = 30 pF, I | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | SIp setup time | tsik1 | 4.0 V ≤ V <sub>DD</sub> ≤ | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$ | 44 | | 110 | | ns | | (to SCKp $\downarrow$ ) Note 2 | | C <sub>b</sub> = 30 pF, I | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | 2.7 V ≤ V <sub>DD</sub> < | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{Vb} \le 2.7 \text{ V},$ | 44 | | 110 | | ns | | | | C <sub>b</sub> = 30 pF, I | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | SIp hold time | <b>t</b> KSI1 | 4.0 V ≤ V <sub>DD</sub> ≤ | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$ | 10 | | 19 | | ns | | (from SCKp↓) | | C <sub>b</sub> = 30 pF, f | R <sub>b</sub> = 1.4 kΩ | | | | | | | Note 2 | | 2.7 V ≤ V <sub>DD</sub> < | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ | 10 | | 19 | | ns | | | | C <sub>b</sub> = 30 pF, f | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | Delay time from | <b>t</b> KS01 | | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq V_b \leq 4.0 \text{ V},$ | | 10 | | 25 | ns | | SCKp↑ to | | C <sub>b</sub> = 30 pF, f | R <sub>b</sub> = 1.4 kΩ | | | | | | | SOp output Note 2 | | | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ | | 10 | | 25 | ns | | | | Сь = 30 pF, I | | | | | | | **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. - 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. Operating condtions of LS (low-speed main) mode is $T_A = -40$ to +85 °C. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - **Remarks 1.** $R_b[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance, $C_b[F]$ : Communication line (SCKp, SOp) load capacitance, $V_b[V]$ : Communication line voltage - 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),g: PIM and POM number (g = 1) # <R> (6) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS (high-speed | d main) Mode | LS (low-speed | main) Mode | Unit | |-------------------------------|---------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|---------------|------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $\label{eq:local_problem} \begin{split} 4.0 \ V & \leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V & \leq V_{b} \leq 4.0 \ V, \end{split}$ | 300 | | 1150 | | ns | | | | | $C_b=30~pF,~R_b=1.4~k\Omega$ | | | | | | | | | | $\begin{split} 2.7 \text{ V} &\leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \\ 2.3 \text{ V} &\leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \end{split}$ | 500 | | 1150 | | ns | | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | SCKp high-level | <b>t</b> кн1 | 4.0 V ≤ V <sub>DD</sub> : | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq V_b \leq 4.0 \text{ V},$ | tксү1/2 – 75 | | tkcy1/2 - 75 | | ns | | width | | C <sub>b</sub> = 30 pF, | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | $2.7 \text{ V} \leq \text{V}_{DD}$ | $< 4.0 \text{ V}, 2.3 \text{ V} \le V_b \le 2.7 \text{ V},$ | tксү1/2 – 170 | | tксү1/2 – 170 | | ns | | | | C <sub>b</sub> = 30 pF, | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | SCKp low-level | <b>t</b> KL1 | 4.0 V ≤ V <sub>DD</sub> : | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$ | tксү1/2 – 12 | | tkcy1/2 - 50 | | ns | | width | | C <sub>b</sub> = 30 pF, | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | 2.7 V ≤ V <sub>DD</sub> · | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ | tксү1/2 – 18 | | tксү1/2 – 50 | | ns | | | | C <sub>b</sub> = 30 pF, | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | SIp setup time | tsık1 | 4.0 V ≤ V <sub>DD</sub> : | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$ | 81 | | 479 | | ns | | (to SCKp↑) Note 1 | | C <sub>b</sub> = 30 pF, | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | 2.7 V ≤ V <sub>DD</sub> · | < 4.0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, | 177 | | 479 | | ns | | | | C <sub>b</sub> = 30 pF, | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | SIp hold time | <b>t</b> KSI1 | 4.0 V ≤ V <sub>DD</sub> : | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$ | 19 | | 19 | | ns | | (from SCKp↑) | | C <sub>b</sub> = 30 pF, | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | 2.7 V ≤ V <sub>DD</sub> • | < 4.0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, | 19 | | 19 | | ns | | | | C <sub>b</sub> = 30 pF, | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | Delay time from | <b>t</b> KSO1 | 4.0 V ≤ V <sub>DD</sub> : | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$ | | 100 | | 100 | ns | | SCKp↓ to<br>SOp output Note 1 | | C <sub>b</sub> = 30 pF, | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | 2.7 V ≤ V <sub>DD</sub> • | < 4.0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, | | 195 | | 195 | ns | | | | C <sub>b</sub> = 30 pF, | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | SIp setup time | tsık1 | 4.0 V ≤ V <sub>DD</sub> : | ≤ 5.5 V, 2.7 V ≤ V <sub>b</sub> ≤ 4.0 V, | 44 | | 110 | | ns | | (to SCKp↓) Note 2 | | C <sub>b</sub> = 30 pF, | $R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | 2.7 V ≤ V <sub>DD</sub> • | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ | 44 | | 110 | | ns | | | | C <sub>b</sub> = 30 pF, | $R_b = 2.7 \text{ k}\Omega$ | | | | | | | SIp hold time | <b>t</b> KSI1 | 4.0 V ≤ V <sub>DD</sub> : | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$ | 19 | | 19 | | ns | | (from SCKp $\downarrow$ ) | | Cb = 30 pF, | Rb = 1.4 kΩ | | | | | | | | | 2.7 V ≤ V <sub>DD</sub> · | < 4.0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, | 19 | | 19 | | ns | | | | Cb = 30 pF, | $Rb = 2.7 k\Omega$ | | | | | | | Delay time from | tkso1 | | ≤ 5.5 V, 2.7 V ≤ V <sub>b</sub> ≤ 4.0 V, | | 25 | | 25 | ns | | SCKp↑ to<br>SOp output Note 2 | | Cb = 30 pF, | | | | | | | | COP output | | | < 4.0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, | | 25 | | 25 | ns | | | | Cb = 30 pF, | | | - | | - | | Notes - 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. - 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. Operating condtions of LS (low-speed main) mode is $T_A = -40$ to +85 °C. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. CSI mode connection diagram (during communication at different potential) - **Remarks 1.** $R_b[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance, $C_b[F]$ : Communication line (SCKp, SOp) load capacitance, $V_b[V]$ : Communication line voltage - 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 1) CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remark** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 1) #### <R> (7) DALI/UART4 mode (Ta = -40 to +105°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | HS (high-speed main)<br>Mode | | LS (low-speed main)<br>Mode | | Unit | |---------------|--------|------------------------------------------------------------------------------------------------------|------------------------------|---------|-----------------------------|---------|------| | | | | MIN. | MAX. | MIN. | MAX. | | | Transfer rate | | | | fмск/12 | | fмск/12 | bps | | | | Maximum transfer rate theoretical value HS: fclk = 32 MHz, fmck = fclk LS: fclk = 8 MHz, fmck = fclk | | 2.6 | | 0.6 | Mbps | Remark fmck: Operation clock frequency of DALI/UART. (Operation clock to be set by the serial clock select register mn (SPS4).) **Caution** Operating condtions of LS (low-speed main) mode is $T_A = -40$ to +85 °C. <R> #### 2.5.2 Serial interface IICA #### (1) I<sup>2</sup>C standard mode $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (hig<br>main) | • | LS (low<br>main) | • | Unit | |-------------------------------------------------|--------------|----------------------------|------------------|------|------------------|------|------| | | | | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Standard mode: fcLk≥ 1 MHz | 0 | 100 | 0 | 100 | kHz | | Setup time of restart condition | tsu:sta | | 4.7 | | 4.7 | | μS | | Hold time <sup>Note 1</sup> | thd:STA | | 4.0 | | 4.0 | | μS | | Hold time when SCLA0 = "L" | tLOW | | 4.7 | | 4.7 | | μS | | Hold time when SCLA0 = "H" | thigh | | 4.0 | | 4.0 | | μS | | Data setup time (reception) | tsu:dat | | 250 | | 250 | | ns | | Data hold time (transmission) <sup>Note 2</sup> | thd:dat | | 0 | 3.45 | 0 | 3.45 | μS | | Setup time of stop condition | tsu:sto | | 4.0 | | 4.0 | | μS | | Bus-free time | <b>t</b> BUF | | 4.7 | | 4.7 | | μS | **Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected. - 2. The maximum value (MAX.) of the during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. - 3. Operating condtions of LS (low-speed main) mode is $T_A = -40$ to +85 °C. **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Standard mode: $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ #### <R> (2) I<sup>2</sup>C fast mode #### (TA = -40 to +105°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | HS (high | h-speed<br>Mode | LS (low-speed main) Mode | | Unit | |-------------------------------------------------|--------------|--------------------------|----------|-----------------|--------------------------|------|------| | | | | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | fast mode: fcLk≥ 3.5 MHz | 0 | 400 | 0 | 400 | kHz | | Setup time of restart condition | tsu:sta | | 0.6 | | 0.6 | | μS | | Hold time <sup>Note 1</sup> | thd:STA | | 0.6 | | 0.6 | | μS | | Hold time when SCLA0 = "L" | tLOW | | 1.3 | | 1.3 | | μS | | Hold time when SCLA0 = "H" | thigh | | 0.6 | | 0.6 | | μS | | Data setup time (reception) | tsu:dat | | 100 | | 100 | | ns | | Data hold time (transmission) <sup>Note 2</sup> | thd:dat | | 0 | 0.9 | 0 | 0.9 | μS | | Setup time of stop condition | tsu:sto | | 0.6 | | 0.6 | | μS | | Bus-free time | <b>t</b> BUF | | 1.3 | | 1.3 | | μS | - Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. - 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. - 3. Operating condtions of LS (low-speed main) mode is $T_A = -40$ to +85 °C. **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Fast mode: $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ #### **IICA** serial transfer timing # 2.6 Analog Characteristics # <R> 2.6.1 A/D converter characteristics # <R> Classification of A/D converter characteristics | | | Reference Voltage | | |----------------------------|--------------------------------|-----------------------------|------------------------------------------| | | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = V <sub>BGR</sub> | | Input channel | Reference voltage (–) = AVREFM | Reference voltage (-) = Vss | Reference voltage (–) = AVREFM | | ANI0 to ANI2, ANI4 to ANI7 | Refer to <b>2.6.1 (1)</b> . | Refer to <b>2.6.1 (3)</b> . | Refer to <b>2.6.1 (4)</b> . | | ANI16 to ANI19 | Refer to <b>2.6.1 (2)</b> . | | | | Internal reference voltage | Refer to <b>2.6.1 (1)</b> . | | _ | | Temperature sensor output | | | | | voltage | | | | <R> (1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI2, ANI4 to ANI7, internal reference voltage, and temperature sensor output voltage (TA = -40 to +105°C, 2.7 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V) | Parameter | Symbol | Condition | S | MIN. | TYP. | MAX. | Unit | |----------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------|-------------------------|--------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | | | 1.2 | ±3.5 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | Target pin: ANI2, ANI4 to ANI7 | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 3.1875 | | 39 | μS | | | | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μS | | | | Target pin: Internal reference<br>voltage, and temperature<br>sensor output voltage<br>(HS (high-speed main)<br>mode) | 2.7 V ≤ VDD ≤ 5.5 V | 3.5625 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | | | | ±0.25 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | Ers | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | | | | ±0.25 | %FSR | | Integral linearity error Note 1 | ILE | 10-bit resolution AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | | | | ±2.5 | LSB | | Differential linearity error | DLE | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | | | | ±1.5 | LSB | | Analog input voltage | Vain | ANI2, ANI4 to ANI7 | | 0 | | AVREFP | V | | | | Internal reference voltage (HS (high-speed main) mode | ) | | V <sub>BGR</sub> Note 4 | | V | | | | Temperature sensor output v (HS (high-speed main) mode | • | \ | /TMPS25 Note | 4 | V | Notes 1. Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.05\%FSR$ to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AVREFP = VDD. 4. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics. <R> (2) When reference voltage (+) = AV<sub>REFP</sub>/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AV<sub>REFM</sub>/ANI1 (ADREFM = 1), target pin : ANI16 to ANI19 (TA = -40 to +105°C, 2.7 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------------------------|--------|-------------------------------------------------------------------|--------------------------------------------------|--------|------|--------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3 | | | 1.2 | ±5.0 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | Target ANI pin : ANI16 to ANI19 | $2.7~\text{V} \leq \text{VDD} \leq 5.5~\text{V}$ | 3.1875 | | 39 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3 | | | | ±0.35 | %FSR | | Full-scale error Notes 1, 2 | Ers | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3 | | | | ±0.35 | %FSR | | Integral linearity error <sup>Note</sup> | ILE | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3 | | | | ±3.5 | LSB | | Differential linearity error Note 1 | DLE | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3 | | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI16 to ANI19 | | 0 | | AV <sub>REFP</sub> | V | **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. When $AV_{REFP} \le V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.05\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add $\pm 0.5$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. <R> (3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin : ANI0 to ANI2, ANI4 to ANI7, ANI16 to ANI19, internal reference voltage, and temperature sensor output voltage $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V}, \text{Reference voltage (+)} = V_{DD}, \text{ Reference voltage (-)} = V_{SS})$ | Parameter | Symbol | Conditio | ns | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------|-------------------------|-----------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error Note 1 | AINL | 10-bit resolution | | | 1.2 | ±7.0 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | Target pin: ANI0 to ANI2,<br>ANI4 to ANI7, ANI16 to<br>ANI19 | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 3.1875 | | 39 | μS | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μS | | | | Target pin: Internal<br>reference voltage, and<br>temperature sensor output<br>voltage (HS (high-speed<br>main) mode) | 2.7 V ≤ VDD ≤ 5.5 V | 3.5625 | | 39 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution | | | | ±0.60 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | Ers | 10-bit resolution | | | | ±0.60 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 10-bit resolution | | | | ±4.0 | LSB | | Differential linearity error | DLE | 10-bit resolution | | | | ±2.0 | LSB | | Analog input voltage | VAIN | ANI0 to ANI2, ANI4 to ANI7 | • | 0 | | $V_{\text{DD}}$ | V | | | | ANI16 to ANI19 | | 0 | | $V_{\text{DD}}$ | V | | | | Internal reference voltage (HS (high-speed main) mod | e) | | V <sub>BGR</sub> Note 3 | | V | | | | Temperature sensor output (HS (high-speed main) mode | • | \ | /TMPS25 Note | 3 | V | - **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics. <R> <R> <R> (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI0, ANI2, ANI4 to ANI7, ANI16 to ANI19 (T<sub>A</sub> = -40 to +105°C, 2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V, Reference voltage (+) = V<sub>BGR</sub> Note 3, Reference voltage (-) = AV<sub>REFM</sub> = 0 V Note 4, HS (high-speed main) mode) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------|--------|------------------|------|------|-------------------------|------| | Resolution | RES | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | 17 | | 39 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 8-bit resolution | | | ±0.60 | %FSR | | Integral linearity errorNote 1 | ILE | 8-bit resolution | | | ±2.0 | LSB | | Differential linearity error Note 1 | DLE | 8-bit resolution | | | ±1.0 | LSB | | Analog input voltage | VAIN | | 0 | | V <sub>BGR</sub> Note 3 | V | **Notes 1.** Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics. - **4.** When reference voltage (-) = Vss, the MAX. values are as follows. Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM. Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM. Differential linearity error: Add $\pm 0.2$ LSB to the MAX. value when reference voltage (–) = AVREFM. #### <R> 2.6.2 Temperature sensor/internal reference voltage characteristics #### (T<sub>A</sub> = -40 to +105°C, 2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V, HS (high-speed main) mode) | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------|-----------------------------------|---------------------|----------------------------------------------------|------|------|------|------| | | Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, T <sub>A</sub> = +25°C | | 1.05 | | ٧ | | <r></r> | Internal reference voltage | V <sub>BGRT</sub> | Setting ADS register = 81H | 1.38 | 1.45 | 1.5 | ٧ | | | Temperature coefficient | F <sub>VTMPS</sub> | Temperature sensor that depends on the | | -3.6 | | mV/C | | | | | temperature | | | | | | <r></r> | Operation stabilization wait time | <b>t</b> AMP | | 5 | | | μS | # 2.6.3 Programmable gain amplifier (Ta = -40 to +105°C, 2.7 V $\leq$ AVREFP = VDD $\leq$ 5.5 V, Vss = AVREFM = 0 V) | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | | |-----------------------------------------------------|--------------|------------|---------------------------------------------------|--------------|---------------------------------------------------|------------|----------------------|------|------| | Input offset voltage | VIOPGA | | | | | ±5 | ±10 | mV | | | Input voltage range | VIPGA | | | | 0 | | 0.9V <sub>DD</sub> / | V | | | | | | | | | | gain | | | | Gain error <sup>Note 1</sup> | | 4, 8 tim | es | | | | ±1 | % | | | | | 16 time | S | | | | ±1.5 | % | | | | | 32 time | S | | | | ±2 | % | | | Slew rate <sup>Note 1</sup> | SRRPGA | Rising | $4.0~V \leq V_{DD} \leq 5.5~V$ | 4, 8 times | 4 | | | V/μs | | | | | edge 2 | edge | | 16, 32 times | 1.4 | | | V/μs | | | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | 4, 8 times | 1.8 | | | | | | | | 16, 32 times | 0.5 | | | V/μs | | | | SRFPGA | Falling | $4.0~V \leq V_{DD} \leq 5.5~V$ | 4, 8 times | 3.2 | | | V/μs | | | | | edge | | 16, 32 times | 1.4 | | | V/μs | | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | 4, 8 times | 1.2 | | | V/μs | | | | | | | 16, 32 times | 0.5 | | | V/μs | | | Operation stabilization wait time <sup>Note 2</sup> | <b>t</b> PGA | 4, 8 times | | | 5 | | | μS | | | | | 16, 32 t | imes | | 10 | | | μS | | **Notes 1.** When VIPGA = 0.1VDD/gain to 0.9VDD/gain. 2. Time required until a state is entered where the DC and AC specifications of the PGA are satisfied after the PGA operation has been enabled (PGAEN = 1). Remark These characteristics apply when AVREFM is selected as GND of the PGA by using the CVRVS1 bit. #### 2.6.4 Comparator (Ta = -40 to +105°C, 2.7 V $\leq$ AVREFP = VDD $\leq$ 5.5 V, Vss = AVREFM = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------------|----------|------------------------------------------------|-------|------|--------------------|------| | Input offset voltage | VIOCMP | | | ±5 | ±40 | mV | | Input voltage range | VICMP | CMP0P to CMP5P | 0 | | V <sub>DD</sub> | V | | | | СМРСОМ | 0.045 | | 0.9V <sub>DD</sub> | V | | Internal reference voltage deviation | △VIREF | CmRVM register values: 7FH to 80H (m = 0 to 2) | | | ±2 | LSB | | | | Other than above | | | ±1 | LSB | | Response time | tcr, tcf | Input amplitude = ±100 mV | | 70 | 150 | ns | | Operation stabilization wait time <sup>Note 1</sup> | tсмр | $3.3~V \leq V_{DD} \leq 5.5~V$ | 1 | | | μS | | | | 2.7 V ≤ V <sub>DD</sub> < 3.3 V | 3 | | | μS | | Reference voltage stabilization wait time | tvr | CVRE: 0 to 1 Note 2 | 10 | | | μS | **Notes 1.** Time required until a state is entered where the DC and AC specifications of the comparator are satisfied after the operation of the comparator has been enabled (CMPnEN bit = 1: n = 0 to 5) - 2. Enable comparator output (CnOE bit = 1; n = 0 to 5) after enabling operation of the internal reference voltage generator (by setting the CVREm bit to 1; m = 0 to 2) and waiting for the operation stabilization time to elapse. - Remark These characteristics apply when AVREFP is selected as the power supply source of the internal reference voltage by using the CVRVS0 bit, and when AVREFM is selected as GND of the internal reference voltage by using the CVRVS1 bit. <R> <R> #### 2.6.5 POR circuit characteristics #### <R> (TA = -40 to +105°C, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------|------------------|------------------------|------|------|------|------| | Detection voltage | V <sub>POR</sub> | Power supply rise time | 1.45 | 1.51 | 1.57 | V | | | V <sub>PDR</sub> | Power supply fall time | 1.44 | 1.50 | 1.56 | V | | Minimum pulse width <sup>Note</sup> | T <sub>PW</sub> | | 300 | | | μS | **Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC). #### 2.6.6 LVD circuit characteristics # LVD Detection Voltage of Reset Mode and Interruput Mode ( $T_A = -40$ to +105°C, $V_{PDR} \le V_{DD} \le 5.5$ V, $V_{SS} = 0$ V) | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------|-------------------------|--------------------|------------------------|------|------|------|------| | Detection | Supply voltage level | V <sub>L</sub> VD0 | Power supply rise time | 3.97 | 4.06 | 4.14 | V | | voltage | | | Power supply fall time | 3.89 | 3.98 | 4.06 | V | | | | V <sub>LVD1</sub> | Power supply rise time | 3.67 | 3.75 | 3.82 | V | | | | | Power supply fall time | 3.59 | 3.67 | 3.74 | V | | | VLVD | V <sub>LVD2</sub> | Power supply rise time | 3.06 | 3.13 | 3.19 | V | | | | | Power supply fall time | 2.99 | 3.06 | 3.12 | V | | | | V <sub>LVD3</sub> | Power supply rise time | 2.95 | 3.02 | 3.08 | V | | | | | Power supply fall time | 2.89 | 2.96 | 3.02 | ٧ | | | | V <sub>LVD4</sub> | Power supply rise time | 2.85 | 2.92 | 2.97 | V | | | | | Power supply fall time | 2.79 | 2.86 | 2.91 | V | | | | V <sub>LVD5</sub> | Power supply rise time | 2.75 | 2.81 | 2.87 | V | | | | | Power supply fall time | 2.70 | 2.75 | 2.81 | V | | Minimum p | linimum pulse width tLw | | | 300 | | | μS | | Detection of | delay time | | | | | 300 | μS | # <R> LVD Detection Voltage of Interrupt & Reset Mode $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ V}_{PDR} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ | Parameter | Symbol | | Cond | ditions | MIN. | TYP. | MAX. | Unit | |---------------------|-------------------------|-------------------|---------------------|------------------------------|------|------|------|------| | Interrupt and reset | V <sub>L</sub> VDD0 | VPOC2, VPOC1, VPO | 000 = 0, 1, 1, | falling reset voltage: 2.7 V | 2.70 | 2.75 | 2.81 | V | | mode | mode V <sub>LVDD1</sub> | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 2.85 | 2.92 | 2.97 | V | | | | | | Falling interrupt voltage | 2.79 | 2.86 | 2.91 | V | | | V <sub>LVDD2</sub> | LVIS1, L | VIS0 = 0, 1 | Rising release reset voltage | 2.95 | 3.02 | 3.08 | V | | | | | | Falling interrupt voltage | 2.89 | 2.96 | 3.02 | V | | | V <sub>L</sub> VDD3 | LVIS1, L | VIS0 = 0, 0 | Rising release reset voltage | 3.97 | 4.06 | 4.14 | V | | | | | | Falling interrupt voltage | 3.89 | 3.98 | 4.06 | V | #### <R> 2.6.7 Supply voltage rise inclination characteristics #### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------|------------------|------------|------|------|------|------| | Supply voltage rise | SV <sub>DD</sub> | | | | 54 | V/ms | Caution Keep the internal reset status by using the LVD circuit or an external reset signal until VDD rises to within the operating voltage range shown in 2.4 AC Characteristics. ### 2.7 Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics #### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------|-------------------------------|--------|------------|----------------------|------|------|------| | <r></r> | Data retention supply voltage | VDDDR | | 1.44 <sup>Note</sup> | | 5.5 | V | **Note** The value depends on the POR detection voltage. When the voltage drops, the data is retained before a POR reset is effected, but data is not retained when a POR reset is effected. ### 2.8 Flash Memory Programming Characteristics ### (TA = -40 to +105°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Condition | ons | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------|--------|--------------------------------------------------|-----------------------------------------|---------|-----------|------|-------| | CPU/peripheral hardware clock frequency | fclk | $2.7~\text{V} \leq \text{VDD} \leq 5.5~\text{V}$ | | 1 | | 32 | MHz | | Number of code flash rewrites <sup>Notes 1, 2, 3</sup> | Cerwr | Retained for 20 years | T <sub>A</sub> = 85°C <sup>Note 3</sup> | 1,000 | | | Times | | Number of data flash rewrites <sup>Notes 1, 2, 3</sup> | | Retained for 1 year | T <sub>A</sub> = 25°C <sup>Note 3</sup> | | 1,000,000 | | | | Townies | | Retained for 5 years | T <sub>A</sub> = 85°C <sup>Note 3</sup> | 100,000 | | | | | | | Retained for 20 years | T <sub>A</sub> = 85°C <sup>Note 3</sup> | 10,000 | | | | **Notes** 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite. - 2. When using flash memory programmer and Renesas Electronics self programming library - **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation. ### <R> 2.9 Dedicated Flash Memory Programmer Communication (UART) #### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|------|------| | Transfer rate | | During serial programming | 115.2 k | | 1 M | bps | <R> #### 2.10 Timing Specs for Switching Flash Memory Programming Modes $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------|------|------|------|------| | How long from when an external reset ends until the initial communication settings are specified | tsuinit | POR and LVD reset must end before the external reset ends. | | | 100 | ms | | How long from when the TOOL0 pin is placed at the low level until an external reset ends | tsu | POR and LVD reset must end before the external reset ends. | 10 | | | μs | | How long the TOOL0 pin must be kept at the low level after a reset ends (except soft processing time) | tно | POR and LVD reset must end before the external reset ends. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset ends (POR and LVD reset must end before the pin reset ends.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. **Remark** tsuinit: The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the resets end. tsu: How long from when the TOOL0 pin is placed at the low level until an external reset ends thd: How long to keep the TOOL0 pin at the low level from when the external and internal resets end (except soft processing time) # <R> 3. ELECTRICAL SPECIFICATIONS ( $T_A = -40$ to +125°C) Target products : $T_A = -40 \text{ to } +125^{\circ}\text{C}$ R5F1076CMSP#V0, R5F1076CMSP#X0, R5F107ACMSP#V0,R5F107ACMSP#X0, R5F107AEMSP#V0, R5F107AEMSP#X0, R5F107DEMSP#V0, R5F107DEMSP#X0 #### **Cautions** - The RL78/I1A has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - 2. When any of these products are used at $105^{\circ}$ C or lower, refer to "2. ELECTRICAL SPECIFICATIONS (T<sub>A</sub> = -40 to $+105^{\circ}$ C)". #### 3.1 Absolute Maximum Ratings #### Absolute Maximum Ratings ( $T_A = 25$ °C) (1/2) | Parameter | Symbols | Conditions | Ratings | Unit | |------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +6.5 | V | | REGC pin input voltage | VIREGC | REGC | -0.3 to +2.8 and $-0.3$ to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | ٧ | | Input voltage | VII | P02, P03, P05, P06, P10 to P12, P20 to P22, P24 to P27, P30, P31, P40, P75 to P77, P120 to P124, P137, P147, P200 to P206, EXCLK, EXCLKS, RESET | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | Output voltage | Vo <sub>1</sub> | P02, P03, P05, P06, P10 to P12, P20 to P22, P24 to P27, P30, P31, P40, P75 to P77, P120, P147, P200 to P206 | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | Analog input voltage | VAI1 | ANI0 to ANI2, ANI4 to ANI7, ANI16 to ANI19 | -0.3 to V <sub>DD</sub> +0.3 and $-0.3$ to AV <sub>REF(+)</sub> +0.3 <sup>Notes 2, 3</sup> | V | - **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - 4. Must be 6.5 V or lower. - **5.** Do not exceed $AV_{REF(+)} + 0.3 \text{ V}$ in case of A/D conversion target pin. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - **2.** AV<sub>REF (+)</sub>: + side reference voltage of the A/D converter. - 3. Vss: Reference voltage #### Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |----------------------|------------------|------------------------------|-------------------------------------------------------------------------------------------|-------------|------| | Output current, high | Іон1 | Per pin | P02, P03, P05, P06, P10 to P12,<br>P30, P31, P40, P75 to P77, P120,<br>P147, P200 to P206 | -40 | mA | | | | Total of all pins<br>-170 mA | P02, P03, P40, P120 | -70 | mA | | | | | P05, P06, P10 to P12, P30, P31, P75 to P77, P147, P200 to P206 | -100 | mA | | | Iон2 | Per pin | P20 to P22, P24 to P27 | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | lo <sub>L1</sub> | Per pin | P02, P03, P05, P06, P10 to P12,<br>P30, P31, P40, P75 to P77, P120,<br>P147, P200 to P206 | 40 | mA | | | | Total of all pins<br>170 mA | P02, P03, P40, P120 | 70 | mA | | | | | P05, P06, P10 to P12, P30, P31, P75 to P77, P147, P200 to P206 | 100 | mA | | | lol2 | Per pin | P20 to P22, P24 to P27 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient | TA | In normal operation | on mode | -40 to +125 | °C | | temperature | | In flash memory p | programming mode | -40 to +105 | | | Storage temperature | Tstg | | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. #### 3.2 Oscillator Characteristics #### 3.2.1 X1, XT1 oscillator characteristics $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Resonator | Recommended<br>Circuit | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------|-----------------------------------------|------------------------|------------|------|--------|------|------| | X1 clock<br>frequency (fx) <sup>Note</sup> | Ceramic resonator/<br>crystal resonator | Vss X1 X2 Rd C1 C2 T | | 1.0 | | 20.0 | MHz | | XT1 clock<br>frequency (fxt) <sup>Note</sup> | Crystal resonator | Vss XT2 XT1 Rd | | 32 | 32.768 | 35 | kHz | **Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. #### 3.2.2 On-chip oscillator characteristics #### $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Oscillators | Parameters | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------------------------|------------|----------------------------------------------|------|------|------|------| | High-speed on-chip oscillator clock frequency <sup>Note 1</sup> | fін | | 1 | | 32 | MHz | | High-speed on-chip oscillator clock frequency accuracyNote 2 | | $T_A = -20 \text{ to } 85^{\circ}\text{C}$ | -1 | | +1 | % | | | | $T_A = -40 \text{ to } 105^{\circ}\text{C}$ | -1.5 | | +1.5 | % | | | | $T_A = -40$ to 125°C<br>When 16 MHz selected | -2 | | +2 | % | | Low-speed on-chip oscillator clock frequency | fıL | | | 15 | | kHz | | Low-speed on-chip oscillator clock frequency accuracy | | | -15 | | +15 | % | - **Notes 1.** Frequency can be selected in a high-speed on-chip oscillator. Selected by bits 0 to 3 of option byte (000C2H/010C2H). - 2. This indicates the oscillator characteristics only. See AC Characteristics for instruction execution time. **Remark** When using the device at an ambient temperature that exceeds $T_A = 105$ °C, the selectable oscillation frequency is 16 MHz max.. #### 3.2.3 PLL Characteristics #### $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------------------|---------------------------------------------------------------------------|------|-------------|------|------| | PLL input clock | f <sub>PLLIN</sub> | High-speed system clock is selected (f <sub>MX</sub> = 4 MHz) | 3.92 | 4.00 | 4.08 | MHz | | frequency <sup>Note</sup> | | High-speed on-chip oscillator clock is selected (f <sub>IH</sub> = 4 MHz) | 3.92 | 4.00 | 4.08 | MHz | | PLL output clock frequency <sup>Note</sup> | fpll | | | fpllin × 16 | | MHz | Note This only indicates the oscillator characteristics. See AC Characteristics for instruction execution time. **Remark** When using the device at an ambient temperature that exceeds $T_A = 105$ °C, only 16 MHz (f<sub>PLL</sub> x 1/4) can be selected as the CPU operating frequency. #### 3.3 DC Characteristics #### 3.3.1 Pin characteristics $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|--------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------|------|------------------------|------| | Output current, | <b>І</b> он1 | Per pin for P02, P03, P05, P06, P10 to P12, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -3.0 <sup>Note 2</sup> | mA | | high <sup>Note 1</sup> | | P30, P31, P40, P75 to P77, P120, P147, P200 to P206 | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} < 4.0~\textrm{V}$ | | | -1.0 | mA | | | | Total of P02, P03, P40, P120 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -9.0 | mA | | | | (When duty ≤ 70% <sup>Note 3</sup> ) | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | -3.0 | mA | | | | Total of P05, P06, P10 to P12, P30, P31, P75 to P77, P147, P200 to P206 (When duty ≤ 70% Note 3) | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -21.0 | mA | | | | | $2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}$ | | | -6.0 | mA | | | | Total of all pins | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -21.0 | mA | | | | (When duty ≤ 70% <sup>Note 3</sup> ) | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | -9.0 | mA | | | <b>І</b> он2 | Per pin for P20 to P22, P24 to P27 | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | -0.1 Note 2 | mA | | | | Total of all pins (When duty $\leq 70\%^{\text{Note 3}}$ ) | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | | | -0.4 | mA | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the V<sub>DD</sub> pin to an output pin. - 2. However, do not exceed the total current value. - **3.** Specification under conditions where the duty factor $\leq$ 70%. The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = (IoH × 0.7)/(n × 0.01) - <Example> Where n = 80% and IoH = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. #### Caution P02, P10 to P12 do not output high level in N-ch open-drain mode. $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------|------|-----------------------|------| | Output current, | lol1 | Per pin for P02, P03, P05, P06, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 8.5 <sup>Note 2</sup> | mA | | low <sup>Note 1</sup> | | P10 to P12, P30, P31, P40,<br>P75 to P77, P120, P147, P200 to P206 | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} < 4.0~\textrm{V}$ | | | 1.5 <sup>Note 2</sup> | mA | | | | Total of P02, P03, P40, P120 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 20.0 | mA | | | (When duty ≤ 70% <sup>Note 3</sup> ) | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | 5.0 | mA | | | | | P75 to P77, P147, P200 to P206 (When duty ≤ 70% Note 3) Total of all pins (When duty ≤ 70% Note 3) | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 20.0 | mA | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | 10.0 | mA | | | | | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 40.0 | mA | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | | | 15.0 | mA | | lo | lo <sub>L2</sub> | Per pin for P20 to P22, P24 to P27 | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | | | 0.4 <sup>Note 2</sup> | mA | | | | Total of all pins (When duty $\leq 70\%^{\text{Note 3}}$ ) | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | | | 1.6 | mA | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the Vss pin. - 2. However, do not exceed the total current value. - **3.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = $(lol \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and lol = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. (Ta = -40 to +125°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------|------|--------------------|------| | Input voltage,<br>high | V <sub>IH1</sub> | P02, P03, P05, P06, P10 to P12,<br>P20 to P22, P24 to P27, P30, P31, P40,<br>P75 to P77, P120 to P124, P137, P147,<br>P200 to P206, EXCLK, EXCLKS,<br>RESET | Normal input buffer | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | V | | | V <sub>IH2</sub> | P03, P10, P11 | TTL input buffer $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 2.1 | | V <sub>DD</sub> | V | | | | | TTL input buffer $3.3 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}$ | 2.0 | | V <sub>DD</sub> | V | | | | | TTL input buffer $2.7 \text{ V} \le \text{V}_{\text{DD}} < 3.3 \text{ V}$ | 1.5 | | V <sub>DD</sub> | V | | Input voltage, low | V <sub>IL1</sub> | P02, P03, P05, P06, P10 to P12,<br>P20 to P22, P24 to P27, P30, P31, P40,<br>P75 to P77, P120 to P124, P137, P147,<br>P200 to P206, EXCLK, EXCLKS,<br>RESET | Normal input buffer | 0 | | 0.2V <sub>DD</sub> | V | | | V <sub>IL2</sub> | P03, P10, P11 | TTL input buffer $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 0 | | 0.8 | V | | | | | TTL input buffer 3.3 V ≤ V <sub>DD</sub> < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer $2.7 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V}$ | 0 | | 0.32 | V | Caution The maximum value of VIH of pins P02, P10 to P12 is VDD, even in the N-ch open-drain mode. (Ta = -40 to +125°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------------|------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|------|------|------| | Output voltage, high | Vон1 | P02, P03, P05, P06, P10 to P12, P30, P31, P40, P75 to P77, P120, P147, | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ Iон1 = $-3.0 \text{ mA}$ | V <sub>DD</sub> - 0.7 | | | V | | Vонг | | | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $I_{\text{OH1}} = -1.0 \text{ mA}$ | V <sub>DD</sub> - 0.5 | | | ٧ | | | V <sub>OH2</sub> | P20 to P22, P24 to P27 | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$\text{I}_{OH2} = -100 \ \mu\text{A}$ | V <sub>DD</sub> - 0.5 | | | V | | Output voltage, low | Vol1 | P31, P40, P75 to P77, P120, P147, P200 to P206 | $4.0~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V},$ $\textrm{IoL1} = 8.5~\textrm{mA}$ | | | 0.7 | V | | | | | $4.0~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V},$ $\textrm{IoL1} = 4.0~\textrm{mA}$ | | | 0.4 | V | | | | | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $\text{IoL1} = 1.5 \text{ mA}$ | | | 0.4 | V | | | V <sub>OL2</sub> | P20 to P22, P24 to P27 | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$\text{Iol2} = 400 \ \mu\text{A}$ | | | 0.4 | V | Caution P02, P10 to P12 do not output high level in N-ch open-drain mode. (Ta = -40 to +125°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Items | Symbol | Condition | ıs | | MIN. | TYP. | MAX. | Unit | |--------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------|------|------|------|------| | Input leakage<br>current, high | Ісін1 | P02, P03, P05, P06, P10 to P12,<br>P20 to P22, P24 to P27, P30,<br>P31, P40, P75 to P77, P120,<br>P137, P147, P200 to P206,<br>RESET | Vi = VDD | | | | 1 | μΑ | | | ILIH2 | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | VI = VDD | In input port or external clock input | | | 1 | μA | | | | | | In resonator connection | | | 10 | μΑ | | Input leakage current, low | ILIL1 | P02, P03, P05, P06, P10 to P12,<br>P20 to P22, P24 to P27, P30,<br>P31, P40, P75 to P77, P120,<br>P137, P147, P200 to P206,<br>RESET | Vı = Vss | | | | -1 | μA | | | ILIL2 | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | Vı = Vss | In input port or external clock input | | | -1 | μА | | | | | | In resonator connection | | | -10 | μΑ | | On-chip pll-up resistance | Ru | P02, P03, P05, P06, P10 to P12,<br>P30, P31, P40, P75 to P77, P120,<br>P147, P200 to P206 | , | n input port | 10 | 20 | 100 | kΩ | # 3.3.2 Supply current characteristics (Ta = -40 to +125°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) (1/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------|------------------|----------------|---------------------------------------|------------------------------------------------------------------------|-------------------------|------|------|------|------| | Supply | I <sub>DD1</sub> | Operating | HS (high- | fih = 16 MHz <sup>Note 3</sup> | V <sub>DD</sub> = 5.0 V | | 2.9 | 4.8 | mA | | current <sup>Note 1</sup> | | mode | speed main)<br>mode <sup>Note 5</sup> | | V <sub>DD</sub> = 3.0 V | | 2.9 | 4.8 | mA | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Square wave input | | 3.2 | 5.6 | mA | | | | | speed main)<br>mode <sup>Note 5</sup> | V <sub>DD</sub> = 5.0 V | Resonator connection | | 3.3 | 5.7 | mA | | | | | mode | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Square wave input | | 3.2 | 5.6 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 3.3 | 5.7 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ $V_{DD} = 5.0 \text{ V}$ | Square wave input | | 2.0 | 3.3 | mA | | | | | | | Resonator connection | | 2.0 | 3.3 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ $V_{DD} = 3.0 \text{ V}$ | Square wave input | | 2.0 | 3.3 | mA | | | | | | | Resonator connection | | 2.0 | 3.3 | mA | | | | HS (high- | fiH = 4 MHz <sup>Note 3</sup> | V <sub>DD</sub> = 5.0 V | | 3.3 | 6.5 | mA | | | | | | speed main)<br>mode <sup>Note 5</sup> | fpll = 64 MHz, fclк = 16 MHz | V <sub>DD</sub> = 3.0 V | | 3.3 | 6.5 | mA | | | | | Subsystem clock operation | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 4.2 | 6.0 | μΑ | | | | | | $T_A = -40^{\circ}C$ | Resonator connection | | 4.4 | 6.2 | μΑ | | | | | | $f_{SUB} = 32.768 \text{ kHz}^{Note 4}$<br>$T_A = +25^{\circ}\text{C}$ | Square wave input | | 4.2 | 6.0 | μΑ | | | | | | | Resonator connection | | 4.4 | 6.2 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 4.3 | 7.2 | μΑ | | | | | | $T_A = +50^{\circ}C$ | Resonator connection | | 4.5 | 7.4 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 4.4 | 8.1 | μΑ | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 4.6 | 8.3 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 5.2 | 11.4 | μΑ | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 5.4 | 11.6 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 6.9 | 20.8 | μΑ | | | | T <sub>A</sub> | | T <sub>A</sub> = +105°C | Resonator connection | | 7.1 | 21.0 | μΑ | | | | | fsub = 32.768 kHz <sup>Note 4</sup> | Square wave input | | 11.1 | 51.2 | μΑ | | | | | | | T <sub>A</sub> = +125°C | Resonator connection | _ | 11.3 | 51.4 | μΑ | (Notes and Remarks are listed on the next page.) - Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, comparator, programmable gain amplifier, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @1 \text{ MHz}$ to 20 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C (Ta = -40 to +125°C, 2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------|------------------------|------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------|------|------|------|------| | Supply | DD2<br>Note 2 | HALT | HS (high- | fih = 16 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.50 | 2.0 | mA | | Current<br>Note 1 | Note 2 | mode | speed main)<br>mode <sup>Note 7</sup> | | VDD = 3.0 V | | 0.50 | 2.0 | mA | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.40 | 2.2 | mA | | | | | speed main)<br>mode <sup>Note 7</sup> | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.50 | 2.3 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.40 | 2.2 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.50 | 2.3 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.24 | 1.22 | mA | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.30 | 1.28 | mA | | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.24 | 1.22 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.30 | 1.28 | mA | | | | HS (high- | $f_{IH} = 4 \text{ MHz}^{\text{Note 4}}$<br>$f_{PLL} = 64 \text{ MHz}, f_{CLK} = 16 \text{ MHz}$ | V <sub>DD</sub> = 5.0 V | | 0.95 | 3.7 | mA | | | | | | speed main)<br>mode <sup>Note 7</sup> | | V <sub>DD</sub> = 3.0 V | | 0.95 | 3.7 | mA | | | | clock<br>operation | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.28 | 0.70 | μA | | | | | | | $T_A = -40^{\circ}C$ | Resonator connection | | 0.47 | 0.89 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.33 | 0.70 | μА | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.52 | 0.89 | μА | | | | | | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$ $T_A = +50^{\circ}\text{C}$ | Square wave input | | 0.41 | 1.90 | μА | | | | | | | Resonator connection | | 0.60 | 2.09 | μΑ | | | | | | fsuB = 32.768 kHz <sup>Note 5</sup><br>T <sub>A</sub> = +70°C | Square wave input | | 0.54 | 2.80 | μΑ | | | | | | | Resonator connection | | 0.73 | 2.99 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 1.27 | 6.10 | μА | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.46 | 6.29 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 3.04 | 15.5 | μA | | | | | | T <sub>A</sub> = +105°C | Resonator connection | | 3.23 | 15.7 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 7.20 | 45.2 | μA | | | | | | T <sub>A</sub> = +125°C | Resonator connection | | 7.53 | 45.5 | μА | | | IDD3 <sup>Note 6</sup> | STOP . Note 8 | T <sub>A</sub> = -40°C | | | | 0.18 | 0.50 | μА | | | | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C | T <sub>A</sub> = +25°C | | | 0.23 | 0.50 | μА | | | | | T <sub>A</sub> = +50°C | | | | 0.27 | 1.70 | μA | | | | 1 | T <sub>A</sub> = +70°C | | | | 0.44 | 2.60 | μA | | | | | T <sub>A</sub> = +85°C | | | | 1.17 | 5.90 | μA | | | | | T <sub>A</sub> = +105°C | | | | 2.94 | 15.3 | μA | | | | | $T_A = +125$ °C<br>on the next p | | | | 7.14 | 45.1 | μA | (Notes and Remarks are listed on the next page.) - Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, comparator, programmable gain amplifier, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. - HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 20 MHz - 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode. - **Remarks 1.** fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fih: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C ## (Ta = -40 to +125°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | | Condition | ons | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------|------|------|------|------| | Low-speed on-<br>chip oscillator<br>operating<br>current | IFIL Note 1 | | | | | 0.20 | | μΑ | | RTC operating current | IRTC Notes 1, 2, 3 | | | | | 0.02 | | μА | | 12-bit interval timer operating current | I <sub>IT</sub> Notes 1, 2, 4 | | | | | 0.02 | | μΑ | | Watchdog timer operating current | IWDT Notes 1, 2, 5 | fı∟ = 15 kHz | | | | 0.22 | | μА | | A/D converter operating current | IADC Notes 1, 6 | When conversion at maximum speed Normal mode, AVREFP = VDD = 5.0 V | | | | 1.3 | 1.7 | mA | | A/D converter reference voltage current | IADREF Note 1 | | | | | 75.0 | | μА | | Temperature sensor operating current | ITMPS <sup>Note 1</sup> | | | | | 75.0 | | μΑ | | LVD operating current | ILVI Notes 1, 7 | | | | | 0.08 | | μΑ | | Self-<br>programming<br>operating<br>current | FSP Notes 1, 8 | | | | | 2.5 | 12.2 | mA | | Programmable | IPGA Note 9 | | | AVREFP = VDD = 5.0 V | | 0.21 | 0.37 | mA | | gain amplifier operating current | | | | AVREFP = VDD = 3.0 V | | 0.18 | 0.35 | mA | | Comparator | ICMP Note 10 | When one compara | ator channel is | AVREFP = VDD = 5.0 V | | 41.4 | 74 | μΑ | | operating | | operating | | AVREFP = VDD = 3.0 V | | 37.2 | 71 | μΑ | | current | IVREF | When one internal | reference | AVREFP = VDD = 5.0 V | | 14.8 | 31 | μΑ | | | | voltage circuit is op | erating | AVREFP = VDD = 3.0 V | | 8.9 | 24 | μΑ | | Programmable | IREF Note 11 | | | AVREFP = VDD = 5.0 V | | 3.2 | 6.1 | μА | | gain amplifier/<br>comparator<br>reference<br>current source | | | | AVREFP = VDD = 3.0 V | | 2.9 | 4.9 | μΑ | | BGO operating current | IBGO Note 12 | | | | | 2.50 | 12.2 | mA | | SNOOZE | ISNOZ Note 1 | A/D converter | The mode is pe | erformed | | 0.50 | 1.10 | mA | | operating operation operat | | operation | | rrsion operations are<br>rmal mode, AV <sub>REFP</sub> = V <sub>DD</sub> = 5.0 | | 1.20 | 2.17 | mA | | | | CSI/UART operation | on | | | 0.70 | 1.27 | mA | (Notes and Remarks are listed on the next page.) - Notes 1. Current flowing to the VDD. - 2. When the high-speed on-chip oscillator and high-speed system clock are stopped. - 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock is operating in operating mode or in HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock. - 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the XT1 oscillator and fill operating current). The current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. - 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3, and IWDT, when fclk = fsub when the watchdog timer is operating. - **6.** Current flowing only to the A/D converter. The supply current value of the RL78 microcontrollers is the sum of I<sub>DD1</sub> or I<sub>DD2</sub> and I<sub>ADC</sub>, when the A/D converter is operating in operating mode or in HALT mode. - 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of ldd, ldd or ldd and llvd when the LVD circuit is in operation. - **8.** Current flowing during self-programming operation. - **9.** Current flowing only to the programmable gain amplifier. The supply current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3, and IPGA, when the programmable gain amplifier is operating in operating mode or in HALT mode. - **10.** Current flowing only to the comparator. The supply current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3, and ICMP, when the comparator is operating. - **11.** This is the current required to flow to V<sub>DD</sub> pin of the current circuit that is used as the programmable gain amplifier and the comparator. - **12.** Current flowing only during data flash rewrite. - Remarks 1. fil: Low-speed on-chip oscillator clock frequency - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 3. fclk: CPU/peripheral hardware clock frequency - **4.** Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ - 5. Example of calculating current value when using programmable gain amplifier and comparator. - Examples 1) TYP. operating current value when three comparator channels, one internal reference voltage generator, and PGA are operating (when AVREFP = VDD = 5.0 V) ``` ICMP × 3 + IVREF + IPGA + IREF = 41.4 [\mu A] × 3 + 14.8 [\mu A] × 1 + 210 [\mu A] + 3.2 [\mu A] = 352.2 [\mu A] ``` Examples 2) TYP. operating current value when using two comparator channels, without using internal reference voltage generator (when AVREFP = VDD = 5.0 V) ICMP × 2 + IREF = 41.4 $[\mu A]$ × 2 + 3.2 $[\mu A]$ = 86.0 $[\mu A]$ #### 3.4 AC Characteristics ## (Ta = -40 to +125°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Items | Symbol | Cond | litions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------|------------------------------------------------------------|-----------|------|------|------| | Instruction cycle (minimum instruction execution time) | Тсч | Main system clock (fmain) operation HS (high-speed main) mode | | 0.05 | | 1 | μs | | | | Subsystem clock (fsub) | operation | 28.5 | 30.5 | 31.3 | μS | | | | In the self programming main) more | | 0.05 | | 1 | μs | | External system clock frequency | fex | · | | 1.0 | | 20.0 | MHz | | | fexs | | | 32 | | 35 | kHz | | External system clock input high- | texh, texl | | 24 | | | ns | | | level width, low-level width | texhs, texhs | | 13.7 | | | μS | | | TI03, TI05, TI06, TI07 input high-<br>level width, low-level width | tтıн,<br>tтı∟ | | | 2/fмск+10 | | | ns | | TO03, TO05, TO06, TKBO00, | fто | HS (high-speed main) | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 5 | MHz | | TKBO01, TKBO10, TKBO11,<br>TKBO20, TKBO21, TKCO00 to<br>TKCO05 output frequency (When<br>duty = 50%) | | mode | 2.7 V ≤ V <sub>DD</sub> < 4.0 V | | | 4 | MHz | | Interrupt input high-level width, low-level width | tinth,<br>tintl | INTP0, INTP3, INTP4,<br>INTP9 to INTP11,<br>INTP20 to INTP23 | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 1 | | | μs | | RESET low-level width | trsL | | | 10 | | | μS | Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKS0n bit of timer mode register 0n (TMR0n). n: Channel number (n = 0 to 7)) #### Minimum Instruction Execution Time during Main System Clock Operation Tcy vs VDD (HS (high-speed main) mode) #### **AC Timing Test Points** ## **External System Clock Timing** #### **TI/TO Timing** T003, T005, T006, TKB000, TKB001, TKB010, TKB011, TKB020, TKB021, TKC000 to TKC005 #### **Interrupt Request Input Timing** #### **RESET** Input Timing ### 3.5 Peripheral Functions Characteristics #### 3.5.1 Serial array unit 0, 4 (UART0, UART1, CSI00, DALI/UART4) ### (1) During communication at same potential (UART mode) (dedicated baud rate generator output) $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------|--------|-------------------------------------------------------|------------------------------------------------|------|------|--------|------| | Transfer rate Note | | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | | | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate | | | 3.3 | Mbps | | | | | fclk = 20 MHz, fmck = fclk | | | | | Note Transfer rate in the SNOOZE mode is max. 9600 bps, min. 4800 bps. #### **UART** mode connection diagram (during communication at same potential) #### **UART** mode bit width (during communication at same potential) (reference) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remarks 1.** q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 1) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03)) ## (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | ` ` . | HS (high-speed main) Mode | | |-------------------------------------------------------|-------------------|---------------------------------------------------|--------------------------------|--------------|----------------------------|----| | | | | | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $4.0~V \leq V_{DD} \leq 5.5~V$ | 250 | | ns | | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 500 | | ns | | SCKp high-/low-level width | <b>t</b> кн1, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | tkcy1/2 - 20 | | ns | | | t <sub>KL1</sub> | $2.7 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}$ | | tксү1/2 - 40 | | ns | | SIp setup time (to SCKp↑) <sup>Note 1</sup> | tsik1 | $4.0~V \leq V_{DD} \leq 5.5$ | V | 80 | | ns | | | | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5$ | $V \le V_{DD} \le 5.5 V$ | | | ns | | SIp hold time (from SCKp↑) <sup>Note 2</sup> | t <sub>KSI1</sub> | | | 40 | | ns | | Delay time from SCKp↓ to SOp output <sup>Note 3</sup> | <b>t</b> KSO1 | C = 30 pF <sup>Note 4</sup> | | | 80 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SCKp and SOp output lines. Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remarks 1.** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (q = 1) fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00)) ## (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | HS (high-speed main)<br>Mode | | Unit | |-------------------------------------------------------|--------|--------------------------------|---------------|------------------------------|-----------|------| | | | | | MIN. | MAX. | | | SCKp cycle time <sup>Note 5</sup> | tkcy2 | $4.0~V \leq V_{DD} \leq 5.5~V$ | fмcк ≤ 20 MHz | 6/fмск | | ns | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 16 MHz < fмск | 8/fмск | | ns | | | | | fмcк ≤ 16 MHz | 6/fмск | | ns | | SCKp high-/low-level width | tkH2, | | | tксү2/2 | | ns | | SIp setup time<br>(to SCKp↑) <sup>Note 1</sup> | tsık2 | | | 1/fмск+40 | | ns | | SIp hold time<br>(from SCKp↑) <sup>Note 2</sup> | tksı2 | | | 1/fмск+60 | | ns | | Delay time from SCKp↓ to SOp output <sup>Note 3</sup> | tkso2 | C = 30 pF <sup>Note 4</sup> | | | 2/fмск+80 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SOp output lines. - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remarks** 1. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 1) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00)) #### CSI mode connection diagram (during communication at same potential) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00) 2. m: Unit number, n: Channel number (mn = 00) $f_{MCK} = f_{CLK}^{Note 2}$ # (4) Communication at different potential (2.5 V, 3 V) (UART mode) (1/2) $(T_A = -40 \text{ to } +125^{\circ}\text{C}, \ 2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \ \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | | | Unit | |---------------|--------|-----------------------------|----------------------------------------------------|-----------------------------------------------------------------------------|------|--------------------------|------| | | | | | | MIN. | MAX. | | | Transfer rate | | Reception | $4.0~V \leq V_{DD} \leq 5.5~V,$ | | | fmck/6 <sup>Note 1</sup> | bps | | | | $2.7~V \leq V_b \leq 4.0~V$ | $2.7~V \le V_b \le 4.0~V$ | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 2}$ | | 3.3 | Mbps | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V},$ | | | fmck/6 <sup>Note 1</sup> | bps | | | | | $2.3~V \leq V_b \leq 2.7~V$ | Theoretical value of the maximum transfer rate | | 3.3 | Mbps | - Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. - 2. The operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 20 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). Remarks 1. V<sub>b</sub>[V]: Communication line voltage - **2.** q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 1) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03) ## (4) Communication at different potential (2.5 V, 3 V) (UART mode) (2/2) $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | | HS (high-speed main) Mode | | |---------------|--------|--------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|---------------------------|------| | | | | | | MIN. | MAX. | | | Transfer rate | | Transmission | $4.0~V \leq V_{DD} \leq 5.5~V,$ | | | Note 1 | bps | | | | | $2.7~V \leq V_b \leq 4.0~V$ | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, \ R_b = 1.4 \ k\Omega, \ V_b = 2.7 \ V$ | | 2.8 <sup>Note 2</sup> | Mbps | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V},$ | | | Note 3 | bps | | | | | $2.3~V \leq V_b \leq 2.7~V$ | Theoretical value of the maximum transfer rate $C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega, \ V_b = 2.3 \ V$ | | 1.2 <sup>Note 4</sup> | Mbps | **Notes 1.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 4.0 V $\leq$ VDD $\leq$ 5.5 V and 2.7 V $\leq$ Vb $\leq$ 4.0 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - 2. This value as an example is calculated when the conditions described in the "Conditions" column are met. See **Note 1** above to calculate the maximum transfer rate under conditions of the customer. - 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ VDD < 4.0 V and 2.3 V $\leq$ Vb $\leq$ 2.7 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$ [bps] Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. See **Note 3** above to calculate the maximum transfer rate under conditions of the customer. Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). Remarks 1. $R_b[\Omega]$ : Communication line (TxDq) pull-up resistance, $Cb[F]: Communication \ line \ (TxDq) \ load \ capacitance, \ Vb[V]: Communication \ line \ voltage$ - 2. q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 1) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03)) #### **UART** mode connection diagram (during communication at different potential) #### UART mode bit width (during communication at different potential) (reference) Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remarks 1.** $R_b[\Omega]$ : Communication line (TxDq) pull-up resistance, $V_b[V]$ : Communication line voltage 2. q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 1) # (5) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS (high-sp | - | Unit | |----------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------| | | | | | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $ \begin{aligned} 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 600 | | ns | | | | | $ 2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, $ $ C_{\text{b}} = 30 \text{ pF}, \ R_{\text{b}} = 2.7 \text{ k}\Omega $ | 1000 | | ns | | SCKp high-level width | t <sub>KH1</sub> | $4.0 \text{ V} \leq \text{V}_{\text{DD}}$ $C_{\text{b}} = 30 \text{ pF},$ | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq V_b \leq 4.0 \text{ V},$ $R_b = 1.4 \text{ k}\Omega$ | tксү1/2 – 80 | | ns | | | | $2.7~V \leq V_{DD}$ $C_b = 30~pF,$ | < 4.0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, $R_b = 2.7 \; k\Omega$ | tксү1/2 — <b>17</b> 0 | | ns | | SCKp low-level width | t <sub>KL1</sub> | $4.0 \text{ V} \leq \text{V}_{\text{DD}}$ $C_{\text{b}} = 30 \text{ pF},$ | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V},$ $R_b = 1.4 \text{ k}\Omega$ | tксү1/2 – 28 | | ns | | | | $2.7~V \leq V_{DD}$ $C_b = 30~pF,$ | < 4.0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, $R_b = 2.7 \; k\Omega$ | tксү1/2 – 40 | | ns | | SIp setup time (to SCKp↑) <sup>Note 1</sup> | tsıĸ1 | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$ | | 160 | | ns | | | | $2.7~V \leq V_{DD}$ $C_b = 30~pF,$ | < 4.0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, $R_b = 2.7 \; k\Omega$ | 250 | | ns | | SIp hold time tκsi1 (from SCKp↑) <sup>Note 1</sup> | | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$ | | 40 | | ns | | | | $2.7~V \leq V_{DD}$ $C_b = 30~pF,$ | < 4.0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, $R_b = 2.7 \; k\Omega$ | 40 | | ns | | Delay time from SCKp↓ to SOp output <sup>Note 1</sup> | tkso1 | $4.0 \ V \leq V_{DD}$ $C_b = 30 \ pF,$ | $\leq 5.5$ V, 2.7 V $\leq$ Vb $\leq 4.0$ V, $R_b = 1.4$ k $\Omega$ | | 160 | ns | | | | $2.7~V \leq V_{DD}$ $C_b = 30~pF,$ | < 4.0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V,<br>Rb = 2.7 k $\Omega$ | | 250 | ns | | SIp setup time (to $SCKp \downarrow$ ) <sup>Note 2</sup> | tsıĸı | $4.0 \text{ V} \leq \text{V}_{DD}$ $C_b = 30 \text{ pF},$ | $\leq 5.5$ V, 2.7 V $\leq$ Vb $\leq 4.0$ V, $R_b$ = 1.4 $k\Omega$ | 80 | | ns | | | | $2.7~V \leq V_{DD}$ $C_b = 30~pF,$ | < 4.0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, $R_b = 2.7 \; k\Omega$ | 80 | | ns | | SIp hold time<br>(from SCKp↓) <sup>Note 2</sup> | tksi1 | $4.0 \text{ V} \leq \text{V}_{DD}$ $C_b = 30 \text{ pF},$ | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V},$ $R_b = 1.4 \text{ k}\Omega$ | 40 | | ns | | | | $2.7 \text{ V} \leq \text{V}_{\text{DD}}$ $C_{\text{b}} = 30 \text{ pF},$ | < 4.0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, $R_b = 2.7 \; k\Omega$ | 40 | | ns | | Delay time from SCKp↑ to SOp outputNote 2 | tkso1 | $4.0 \text{ V} \leq \text{V}_{\text{DD}}$ $C_{\text{b}} = 30 \text{ pF},$ | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq V_b \leq 4.0 \text{ V},$ $R_b = 1.4 \text{ k}\Omega$ | | 80 | ns | | | | $2.7 \text{ V} \leq \text{V}_{\text{DD}}$ $C_{\text{b}} = 30 \text{ pF},$ | < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>R <sub>b</sub> = 2.7 k $\Omega$ | | 80 | ns | **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. (Caution and Remark are listed on the next page.) Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected. CSI mode connection diagram (during communication at different potential) - **Remarks 1.** $R_b[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance, $C_b[F]$ : Communication line (SCKp, SOp) load capacitance, $V_b[V]$ : Communication line voltage - 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 1) CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remark** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 1) #### (6) DALI/UART4 mode (Ta = -40 to +125°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | HS (high-spee | Unit | | |---------------|--------|--------------------------------------------------------------------|---------------|---------|------| | | | | MIN. | MAX. | | | Transfer rate | | | | fмск/12 | bps | | | | Maximum transfer rate theoretical value fclk = 20 MHz, fmck = fclk | | 1.6 | Mbps | Remark fmck: Operation clock frequency of DALI/UART. (Operation clock to be set by the serial clock select register 4 (SPS4).) #### 3.5.2 Serial interface IICA #### (1) I2C standard mode $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-speed main) Mode | | Unit | |-------------------------------------------------|--------------|----------------------------|---------------------------|------|------| | | | | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Standard mode: fcLk≥ 1 MHz | 0 | 100 | kHz | | Setup time of restart condition | tsu:sta | | 4.7 | | μS | | Hold time <sup>Note 1</sup> | thd:STA | | 4.0 | | μS | | Hold time when SCLA0 = "L" | tLOW | | 4.7 | | μS | | Hold time when SCLA0 = "H" | tніgн | | 4.0 | | μS | | Data setup time (reception) | tsu:dat | | 250 | | ns | | Data hold time (transmission) <sup>Note 2</sup> | thd:dat | | 0 | 3.45 | μS | | Setup time of stop condition | tsu:sто | | 4.0 | | μS | | Bus-free time | <b>t</b> BUF | | 4.7 | | μS | **Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected. 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Standard mode: $C_b = 400 \ pF, R_b = 2.7 \ k\Omega$ #### (2) I2C fast mode #### (TA = -40 to +125°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | HS (high-speed main) Mode | | Unit | |-------------------------------------------------|--------------|--------------------------|---------------------------|------|------| | | | | MIN. | MAX. | | | SCLA0 clock frequency | fscL | fast mode: fclk≥ 3.5 MHz | 0 | 400 | kHz | | Setup time of restart condition | tsu:sta | | 0.6 | | μS | | Hold time <sup>Note 1</sup> | thd:STA | | 0.6 | | μS | | Hold time when SCLA0 = "L" | tLOW | | 1.3 | | μS | | Hold time when SCLA0 = "H" | thigh | | 0.6 | | μS | | Data setup time (reception) | tsu:dat | | 100 | | ns | | Data hold time (transmission) <sup>Note 2</sup> | thd:dat | | 0 | 0.9 | μS | | Setup time of stop condition | tsu:sto | | 0.6 | | μS | | Bus-free time | <b>t</b> BUF | | 1.3 | | μS | - **Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected. - 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. fast mode: $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ #### **IICA** serial transfer timing ## 3.6 Analog Characteristics ## 3.6.1 A/D converter characteristics Classification of A/D converter characteristics | | | Reference Voltage | | |----------------------------|--------------------------------|-----------------------------|------------------------------------------| | | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = V <sub>BGR</sub> | | Input channel | Reference voltage (–) = AVREFM | Reference voltage (-) = Vss | Reference voltage (–) = AVREFM | | ANI0 to ANI2, ANI4 to ANI7 | Refer to <b>3.6.1 (1)</b> . | Refer to <b>3.6.1 (3)</b> . | Refer to <b>3.6.1 (4)</b> . | | ANI16 to ANI19 | Refer to <b>3.6.1 (2)</b> . | | | | Internal reference voltage | Refer to <b>3.6.1 (1)</b> . | | _ | | Temperature sensor output | | | | | voltage | | | | (1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target ANI pin: ANI2, ANI4 to ANI7, internal reference voltage, and temperature sensor output voltage (TA = -40 to +125°C, 2.7 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V) | Parameter | Symbol | Condition | ıs | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------|-------|------|--------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | | | 1.2 | ±3.5 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | Target pin: ANI2, ANI4 to ANI7 | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.4 | | 39 | μs | | | | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μS | | | | Target pin: Internal reference<br>voltage, and temperature<br>sensor output voltage<br>(HS (high-speed main)<br>mode) | 2.7 V ≤ VDD ≤ 5.5 V | 3.8 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | | | | ±0.25 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | Ers | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | | | | ±0.25 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 10-bit resolution AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | | | | ±2.5 | LSB | | Differential linearity error | DLE | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | | | | ±1.5 | LSB | | Analog input voltage | VAIN | ANI2, ANI4 to ANI7 | | 0 | | AVREFP | V | | | | Internal reference voltage (HS (high-speed main) mode | V <sub>BGR</sub> Note 4 | | | V | | | | | Temperature sensor output vo<br>(HS (high-speed main) mode | · · | \ | V | | | Notes 1. Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.05\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add $\pm 0.5$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. 4. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics. (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI19 (TA = -40 to +125°C, 2.7 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V) | Parameter | Symbol | Conditio | ins | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|------------------|--------------------------------------------------|----------------------------------------------------------|-------|------|--------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution AVREFP = VDD <sup>Note 3</sup> | | | | ±5.0 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | Target ANI pin : ANI16 to ANI19 | 2.7 V \( \sqrt{V} \( \sqrt{DD} \( \sqrt{3.3} \sqrt{V} \) | | | 39 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution AVREFP = VDD <sup>Note 3</sup> | | | | ±0.35 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | E <sub>F</sub> s | 10-bit resolution AVREFP = VDD <sup>Note 3</sup> | | | | ±0.35 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 10-bit resolution AVREFP = VDD <sup>Note 3</sup> | | | | ±3.5 | LSB | | Differential linearity error <sup>Note 1</sup> | DLE | 10-bit resolution AVREFP = VDD <sup>Note 3</sup> | | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI16 to ANI19 | | 0 | | AV <sub>REFP</sub> | V | Notes 1. Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 4.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.2\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD. (3) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = V<sub>SS</sub> (ADREFM = 0), target pin: ANI0 to ANI2, ANI4 to ANI7, ANI16 to ANI19, internal reference voltage, and temperature sensor output voltage $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V}, \text{ Reference voltage (+)} = V_{DD}, \text{ Reference voltage (-)} = V_{SS})$ | | | | | | | _ | | |--------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------|-------------------------|-----------------|------| | Parameter | Symbol | Conditio | ns | MIN. | TYP. | MAX. | Unit | | Resolution | RES | | | 8 | | 10 | bit | | Overall error Note 1 | AINL | 10-bit resolution | | | 1.2 | ±7.0 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | Target pin: ANI0 to ANI2,<br>ANI4 to ANI7, ANI16 to<br>ANI19 | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 3.4 | | 39 | μS | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μS | | | | Target pin: Internal<br>reference voltage, and<br>temperature sensor output<br>voltage (HS (high-speed<br>main) mode) | 2.7 V ≤ VDD ≤ 5.5 V | 3.8 | | 39 | μS | | Zero-scale error Notes 1, 2 | Ezs | 10-bit resolution | | | | ±0.60 | %FSR | | Full-scale error Notes 1, 2 | Ers | 10-bit resolution | | | | ±0.60 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 10-bit resolution | | | | ±4.0 | LSB | | Differential linearity error Note | DLE | 10-bit resolution | | | | ±2.0 | LSB | | Analog input voltage | VAIN | ANI0 to ANI2, ANI4 to ANI7 | • | 0 | | V <sub>DD</sub> | ٧ | | | | ANI16 to ANI19 | | 0 | | V <sub>DD</sub> | V | | | | Internal reference voltage (HS (high-speed main) mod | e) | | V <sub>BGR</sub> Note 3 | | V | | | | Temperature sensor output (HS (high-speed main) mod | emperature sensor output voltage | | | | V | Notes 1. Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics. (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI0, ANI2, ANI4 to ANI7, ANI16 to ANI19 (TA = -40 to +125°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = VBGR<sup>Note 3</sup>, Reference voltage (-) = AVREFM Note 4 = 0 V, HS (high-speed main) mode) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|--------|------------------|------|------|-------------------------|------| | Resolution | RES | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | 17 | | 39 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 8-bit resolution | | | ±0.60 | %FSR | | Integral linearity errorNote 1 | ILE | 8-bit resolution | | | ±2.0 | LSB | | Differential linearity error <sup>Note 1</sup> | DLE | 8-bit resolution | | | ±1.0 | LSB | | Analog input voltage | Vain | | 0 | | V <sub>BGR</sub> Note 3 | ٧ | **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics. - **4.** When reference voltage (–) = Vss, the MAX. values are as follows. Zero-scale error: Add $\pm 0.35\%$ FSR to the MAX. value when reference voltage (–) = AVREFM. Integral linearity error: Add $\pm 0.5$ LSB to the MAX. value when reference voltage (–) = AVREFM. Differential linearity error: Add $\pm 0.2$ LSB to the MAX. value when reference voltage (–) = AVREFM. #### 3.6.2 Temperature sensor characteristics ### (TA = -40 to +125°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, HS (high-speed main) mode) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|---------------------|----------------------------------------------------|------|------|------|------| | Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, T <sub>A</sub> = +25°C | | 1.05 | | V | | Reference output voltage | VCONST | Setting ADS register = 81H | 1.38 | 1.45 | 1.5 | V | | Temperature coefficient | FVTMPS | Temperature sensor that depends on the temperature | | -3.6 | | mV/C | | Operation stabilization wait time | <b>t</b> AMP | | | | 5 | μS | ## 3.6.3 Programmable gain amplifier (Ta = -40 to +125°C, 2.7 V $\leq$ AVREFP = VdD $\leq 5.5$ V, Vss = AVREFM = 0 V) | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------------|--------------|-------------|----------------------------------------------------|--------------|------|------|----------------------|------| | Input offset voltage | VIOPGA | | | | | ±5 | ±10 | mV | | Input voltage range | VIPGA | | | | 0 | | 0.9V <sub>DD</sub> / | V | | | | | | | | | gain | | | Gain error <sup>Note 1</sup> | | 4, 8 tim | es | | | | ±1 | % | | | | 16 time | S | | | | ±1.5 | % | | | | 32 time | S | | | ±2 | % | | | Slew rate <sup>Note 1</sup> | SRRPGA | Rising edge | $4.0 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}$ | 4, 8 times | 4 | | | V/μs | | | | | | 16, 32 times | 1.4 | | | V/μs | | | | | $2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}$ | 4, 8 times | 1.8 | | | V/μs | | | | | | 16, 32 times | 0.5 | | | V/μs | | | SRFPGA | Falling | $4.0 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}$ | 4, 8 times | 3.2 | | | V/μs | | | | edge | | 16, 32 times | 1.4 | | | V/μs | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | 4, 8 times | 1.2 | | | V/μs | | | | | | 16, 32 times | 0.5 | | | V/μs | | Operation stabilization wait time <sup>Note 2</sup> | <b>t</b> PGA | 4, 8 times | | | 5 | | | μS | | | | 16, 32 t | imes | | 10 | | | μS | **Notes 1.** When $V_{IPGA} = 0.1V_{DD}/gain$ to $0.9V_{DD}/gain$ . 2. Time required until a state is entered where the DC and AC specifications of the PGA are satisfied after the PGA operation has been enabled (PGAEN = 1). Remark These characteristics apply when AVREFM is selected as GND of the PGA by using the CVRVS1 bit. ### 3.6.4 Comparator (Ta = -40 to +125°C, 2.7 V $\leq$ AVREFP = VDD $\leq$ 5.5 V, Vss = AVREFM = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------------|----------|------------------------------------------------|-------|------|--------------------|------| | Input offset voltage | VIOCMP | | | ±5 | ±40 | mV | | Input voltage range | VICMP | CMP0P to CMP5P | 0 | | V <sub>DD</sub> | V | | | | СМРСОМ | 0.045 | | 0.9V <sub>DD</sub> | V | | Internal reference voltage deviation | △VIREF | CmRVM register values: 7FH to 80H (m = 0 to 2) | | | ±2 | LSB | | | | Other than above | | | ±1 | LSB | | Response time | tcr, tcf | Input amplitude = ±100 mV | | 70 | 150 | ns | | Operation stabilization wait time <sup>Note 1</sup> | tсмр | $3.3~V \leq V_{DD} \leq 5.5~V$ | 1 | | | μS | | | | 2.7 V ≤ V <sub>DD</sub> < 3.3 V | 3 | | | μS | | Reference voltage stabilization wait time | tvr | CVRE: 0 to 1 Note 2 | 10 | | | μS | - **Notes 1.** Time required until a state is entered where the DC and AC specifications of the comparator are satisfied after the operation of the comparator has been enabled (CMPnEN bit = 1: n = 0 to 5) - 2. Enable comparator output (CnOE bit = 1; n = 0 to 5) after enabling operation of the internal reference voltage generator (by setting the CVREm bit to 1; m = 0 to 2) and waiting for the operation stabilization time to elapse. **Remark** These characteristics apply when AVREFP is selected as the power supply source of the internal reference voltage by using the CVRVS0 bit, and when AVREFM is selected as GND of the internal reference voltage by using the CVRVS1 bit. #### 3.6.5 POR circuit characteristics $(T_A = -40 \text{ to } +125^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------|------------------|------------------------|------|------|------|------| | Detection voltage | V <sub>POR</sub> | Power supply rise time | 1.45 | 1.51 | 1.62 | V | | | V <sub>PDR</sub> | Power supply fall time | 1.44 | 1.50 | 1.61 | V | | Minimum pulse width <sup>Note</sup> | T <sub>PW</sub> | | 300 | | | μs | **Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC). #### 3.6.6 LVD circuit characteristics #### LVD Detection Voltage of Reset Mode and Interruput Mode (TA = -40 to +125°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------|----------------------|-------------------|------------------------|------|------|------|------| | Detection | Supply voltage level | V <sub>LVD0</sub> | Power supply rise time | 3.97 | 4.06 | 4.25 | V | | voltage | | | Power supply fall time | 3.89 | 3.98 | 4.15 | V | | | | V <sub>LVD1</sub> | Power supply rise time | 3.67 | 3.75 | 3.93 | V | | | | | Power supply fall time | 3.59 | 3.67 | 3.83 | V | | | | V <sub>LVD2</sub> | Power supply rise time | 3.06 | 3.13 | 3.28 | V | | | | | Power supply fall time | 2.99 | 3.06 | 3.20 | V | | | | V <sub>LVD3</sub> | Power supply rise time | 2.95 | 3.02 | 3.17 | V | | | | | Power supply fall time | 2.89 | 2.96 | 3.09 | V | | | | V <sub>LVD4</sub> | Power supply rise time | 2.85 | 2.92 | 3.07 | V | | | | | Power supply fall time | 2.79 | 2.86 | 2.99 | V | | | | V <sub>LVD5</sub> | Power supply rise time | 2.75 | 2.81 | 2.95 | V | | | | | Power supply fall time | 2.70 | 2.75 | 2.88 | V | | Minimum pu | ulse width | tuw | | 300 | | | μS | | Detection de | elay time | | | | | 300 | μS | # LVD Detection Voltage of Interrupt & Reset Mode (TA = -40 to +125°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | | Cond | ditions | MIN. | TYP. | MAX. | Unit | |---------------------|---------------------|---------------------|-------------------------|------------------------------|------|------|------|------| | Interrupt and reset | VLVDD0 | V <sub>POC2</sub> , | VPOC1, VPOC0 = 0, 1, 1, | 2.70 | 2.75 | 2.88 | V | | | mode | V <sub>L</sub> VDD1 | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 2.85 | 2.92 | 3.07 | V | | | | | | Falling interrupt voltage | 2.79 | 2.86 | 2.99 | V | | | V <sub>LVDD2</sub> | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.95 | 3.02 | 3.17 | V | | | | | | Falling interrupt voltage | 2.89 | 2.96 | 3.09 | V | | | V <sub>L</sub> VDD3 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.97 | 4.06 | 4.25 | V | | | | | | Falling interrupt voltage | 3.89 | 3.98 | 4.15 | V | #### 3.6.7 Supply voltage rise inclination characteristics ## $(T_A = -40 \text{ to } +125^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------|------------------|------------|------|------|------|------| | Supply voltage rise | SV <sub>DD</sub> | | | | 54 | V/ms | Caution Keep the internal reset status by using the LVD circuit or an external reset signal until VDD rises to within the operating voltage range shown in 3.4 AC Characteristics. ### 3.7 Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics #### $(T_A = -40 \text{ to } +125^{\circ}\text{C})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|----------------------|------|------|------| | Data retention supply voltage | VDDDR | | 1.47 <sup>Note</sup> | | 5.5 | V | **Note** The value depends on the POR detection voltage. When the voltage drops, the data is retained before a POR reset is effected, but data is not retained when a POR reset is effected. ## 3.8 Flash Memory Programming Characteristics ## (TA = -40 to +105°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------|--------|--------------------------------------------------|-----------------------------------------|---------|-----------|------|-------| | CPU/peripheral hardware clock frequency | fclk | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | | 1 | | 32 | MHz | | Number of code flash rewrites <sup>Notes 1, 2, 3</sup> | Cerwr | Retained for 20 years | T <sub>A</sub> = 85°C <sup>Note 3</sup> | 1,000 | | | Times | | Number of data flash rewrites Notes 1, 2, 3 | | Retained for 1 year | T <sub>A</sub> = 25°C <sup>Note 3</sup> | | 1,000,000 | | | | | | Retained for 5 years | T <sub>A</sub> = 85°C <sup>Note 3</sup> | 100,000 | | | | | | | Retained for 20 years | T <sub>A</sub> = 85°C <sup>Note 3</sup> | 10,000 | | | | **Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite. - 2. When using flash memory programmer and Renesas Electronics self programming library - **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation. ## 3.9 Dedicated Flash Memory Programmer Communication (UART) $T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V}$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|------|------| | Transfer rate | | During serial programming | 115.2 k | | 1 M | bps | #### 3.10 Timing Specs for Switching Flash Memory Programming Modes $T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V}$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------|------|------|------|------| | How long from when an external reset ends until the initial communication settings are specified | tsuinit | POR and LVD reset must end before the external reset ends. | | | 100 | ms | | How long from when the TOOL0 pin is placed at the low level until an external reset ends | tsu | POR and LVD reset must end before the external reset ends. | 10 | | | μs | | How long the TOOL0 pin must be kept at the low level after a reset ends (except soft processing time) | tно | POR and LVD reset must end before the external reset ends. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset ends (POR and LVD reset must end before the pin reset ends.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. **Remark** tsuinit: The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the resets end. tsu: How long from when the TOOL0 pin is placed at the low level until an external reset ends thd: How long to keep the TOOL0 pin at the low level from when the external and internal resets end (except soft processing time) <R> ## 4. PACKAGE DRAWINGS ## 4.1 20-pin products R5F1076CGSP#V0, R5F1076CGSP#X0, R5F1076CMSP#V0, R5F1076CMSP#X0 | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |------------------------|--------------|----------------|-----------------| | P-LSSOP20-4.4x6.5-0.65 | PLSP0020JB-A | P20MA-65-NAA-1 | 0.1 | detail of lead end ## (UNIT:mm) | ITEM | DIMENSIONS | |------|------------------------| | D | 6.50±0.10 | | Е | 4.40±0.10 | | HE | 6.40±0.20 | | Α | 1.45 MAX. | | A1 | 0.10±0.10 | | A2 | 1.15 | | е | 0.65±0.12 | | bp | $0.22 \pm 0.10$ | | С | $0.15 + 0.05 \\ -0.02$ | | L | 0.50±0.20 | | У | 0.10 | | θ | 0° to 10° | © 2012 Renesas Electronics Corporation. All rights reserved. #### NOTE - 1. Dimensions " $\times$ 1" and " $\times$ 2" do not include mold flash. - 2.Dimension "3" does not include trim offset. ## 4.2 30-pin products R5F107ACGSP#V0, R5F107AEGSP#V0, R5F107ACGSP#X0, R5F107AEGSP#X0, R5F107ACMSP#V0, R5F107AEMSP#V0, R5F107ACMSP#X0, R5F107AEMSP#X0 | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |---------------------|--------------|----------------|-----------------| | P-LSSOP30-0300-0.65 | PLSP0030JB-B | S30MC-65-5A4-3 | 0.18 | #### NOTE Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition. | IIEW | MILLIMETERS | |------|------------------------| | Α | 9.85±0.15 | | В | 0.45 MAX. | | С | 0.65 (T.P.) | | D | $0.24^{+0.08}_{-0.07}$ | | Е | 0.1±0.05 | | F | 1.3±0.1 | | G | 1.2 | | Н | 8.1±0.2 | | - 1 | 6.1±0.2 | | J | 1.0±0.2 | | K | 0.17±0.03 | | L | 0.5 | | M | 0.13 | | N | 0.10 | | Р | 3°+5° | | Т | 0.25 | | U | 0.6±0.15 | | | | © 2012 Renesas Electronics Corporation. All rights reserved. ## 4.3 38-pin products R5F107DEGSP#V0, R5F107DEGSP#X0, R5F107DEMSP#V0, R5F107DEMSP#X0 | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |------------------------|--------------|----------------|-----------------| | P-SSOP38-6.1x12.3-0.65 | PRSP0038JA-B | P38MC-65-GAA-2 | 0.3 | #### NOTE Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition . | | (UNIT:mm) | |------|------------------------| | ITEM | DIMENSIONS | | Α | 12.30±0.10 | | В | 0.30 | | С | 0.65 (T.P.) | | D | $0.30^{+0.10}_{-0.05}$ | | Е | 0.125±0.075 | | F | 2.00 MAX. | | G | 1.70±0.10 | | Н | 8.10±0.20 | | I | 6.10±0.10 | | J | 1.00±0.20 | | K | $0.15^{+0.10}_{-0.05}$ | | L | 0.50 | | М | 0.10 | | Ν | 0.10 | | Р | 3°+5° | | Т | 0.25(T.P.) | | U | 0.60±0.15 | | V | 0.25 MAX. | | W | 0.15 MAX. | $\ \, \bigcirc 2012$ Renesas Electronics Corporation. All rights reserved. #### NOTES FOR CMOS DEVICES - (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN). - (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. - (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. - (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. - (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. - (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device. #### Notice - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information, - 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or - 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics - 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products. - 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries, - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics RENESAS #### **SALES OFFICES** Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220 Renesas Electronics Europe Limited Dukes Meadow, Milliboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700, Fax: +44-1628-651-804 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Ha Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 nunLu Haidian District. Beijing 100083. P.R.China Renesas Electronics (Shanghal) Co., Ltd. Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: 486-21-5877-1818, Fax: +86-21-6887-7858 / -7898 Renesas Electronics Hong Kong Limited Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2868-9318, Fax: +852-2868-9022/9044 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. тинивова специонизь манаузна эцп. Бли. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-588-3737, Fax: 482-2-588-5141 © 2013 Renesas Electronics Corporation. All rights reserved.