# 8-Kbit I<sup>2</sup>C Serial EEPROM ### **Device Selection Table** | Part Number Vcc Range | | Max. Clock Frequency | Temp. Ranges | Available Packages | | |-----------------------|-----------|------------------------|--------------|-----------------------------|--| | 24AA08 | 1.7V-5.5V | 400 kHz <sup>(1)</sup> | I | MC, MS, P, SN, OT, MNY, ST | | | 24LC08B | 2.5V-5.5V | 400 kHz | I, E | MC, MS, P, SN, OT, MNY, ST | | | 24FC08 | 1.7V-5.5V | 1 MHz | I, E | MS, P, SN, OT, ST, Q4B, Q6B | | Note 1: 100 kHz for Vcc < 2.5V. #### **Features** - Single Supply with Operation down to 1.7V for 24AA08 and 24FC08 Devices, 2.5V for 24LC08B Devices - · Low-Power CMOS Technology: - Read current 1 mA, maximum - Standby current 1 µA, maximum (I-temp.) - Two-Wire Serial Interface, I<sup>2</sup>C Compatible - Schmitt Trigger Inputs for Noise Suppression - · Output Slope Control to Eliminate Ground Bounce - 100 kHz, 400 kHz and 1 MHz Compatibility - · Page Write Time: 5 ms, Maximum - · Self-Timed Erase/Write Cycle - · 16-Byte Page Write Buffer - · Hardware Write-Protect - ESD Protection > 4,000V - · More than 1 Million Erase/Write Cycles - · Data Retention > 200 Years - · Factory Programming Available - · RoHS Compliant - Temperature Ranges: - Industrial (I): -40°C to +85°C - Extended (E): -40°C to +125°C - · AEC-Q100 Automotive Qualified ### **Packages** 8-Lead DFN, 8-Lead MSOP, 8-Lead PDIP, 8-Lead SOIC, 5-Lead SOT-23, 8-Lead TDFN, 8-Lead TSSOP. 8-Lead UDFN and 8-Lead Wettable Flanks VDFN ### **Description** The Microchip Technology Inc. 24XX08<sup>(1)</sup> is an 8-Kbit Electrically Erasable PROM (EEPROM). The device is organized as four blocks of 256 x 8-bit memory with a two-wire serial interface. Its low-voltage design permits operation down to 1.7V with standby and active currents of only 1 µA and 1 mA, respectively. The 24XX08 also has a page write capability for up to 16 bytes of data. Note 1: 24XX08 is used in this document as a generic part number the 24AA08/24LC08B/24FC08 devices. ### **Package Types** # **Block Diagram** ### 1.0 ELECTRICAL CHARACTERISTICS # Absolute Maximum Ratings (†) | Vcc | 6.5V | |----------------------------------------|-------------------| | All inputs and outputs w.r.t. Vss | 0.3V to Vcc +1.0V | | Storage temperature | 65°C to +150°C | | Ambient temperature with power applied | 40°C to +125°C | | ESD protection on all pins | ≥4 kV | **† NOTICE:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ### TABLE 1-1: DC CHARACTERISTICS | DC CHA | ARACTERI | STICS | Industrial (I): TA = -40°C to +85°C, Vcc = +1.7V to +5.5V<br>Extended (E): TA = -40°C to +125°C, Vcc = +2.5V to +5.5V<br>(24LC08B)<br>Extended (E): TA = -40°C to +125°C, Vcc = +1.7V to +5.5V<br>(24FC08) | | | | | | |---------------|--------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|--------------------------------------------------------|--|--| | Param.<br>No. | Symbol | Characteristic | Min. | Max. | Units | Conditions | | | | D1 | ViH | High-Level Input Voltage | 0.7 Vcc | _ | V | | | | | D2 | VIL | Low-Level Input Voltage | _ | 0.3 Vcc | V | | | | | D3 | VHYS | Hysteresis of Schmitt<br>Trigger Inputs (SDA, SCL<br>pins) | 0.05 Vcc | _ | V | Note | | | | D4 | Vol | Low-Level Output Voltage | _ | 0.40 | V | IoL = 3.0 mA, Vcc = 2.5V | | | | D5 | ILI | Input Leakage Current | _ | ±1 | μΑ | VIN = Vss or Vcc | | | | D6 | ILO | Output Leakage Current | _ | ±1 | μA | Vout = Vss or Vcc | | | | D7 | CIN,<br>COUT | Pin Capacitance (all inputs/outputs) | _ | 10 | pF | Vcc = 5.0V ( <b>Note</b> )<br>TA = +25°C, FCLK = 1 MHz | | | | D8 | ICCWRITE | Operating Current | _ | 3 | mA | Vcc = 5.5V, SCL = 400 kHz | | | | D9 | ICCREAD | Operating Current | _ | 1 | mA | Vcc = 5.5V, SCL = 400 kHz | | | | | | | _ | 1 | μA | SDA = SCL = Vcc<br>WP = Vss, I-Temp. | | | | D10 | Iccs | Standby Current | _ | 3 | μA | SDA = SCL = Vcc<br>WP = Vss, E-Temp. (24FC08) | | | | | | | _ | 5 | μA | SDA = SCL = Vcc<br>WP = Vss, E-Temp. (24LC08B) | | | **Note 1:** This parameter is periodically sampled and not 100% tested. TABLE 1-2: AC CHARACTERISTICS | AC CHA | ARACTER | ISTICS | Extended | (É): TA | = -40°C | to +85°C, Vcc = +1.7V to +5.5V<br>to +125°C, Vcc = +2.5V to +5.5V (24LC08B)<br>to +125°C, Vcc = +1.7V to +5.5V (24FC08) | |---------------|---------|-----------------------------------|----------|---------|---------|-------------------------------------------------------------------------------------------------------------------------| | Param.<br>No. | Symbol | Characteristic | Min. | Max. | Units | Conditions | | | | | _ | 400 | kHz | 2.5V ≤ Vcc ≤ 5.5V | | 1 | FCLK | Clock Frequency | _ | 100 | kHz | 1.7V ≤ Vcc < 2.5V ( <b>24AA08</b> ) | | | | | _ | 1000 | kHz | 1.7V ≤ Vcc ≤ 5.5V ( <b>24FC08</b> ) | | | | | 600 | _ | ns | 2.5V ≤ VCC ≤ 5.5V | | 2 | THIGH | Clock High Time | 4000 | _ | ns | 1.7V ≤ VCC < 2.5V ( <b>24AA08</b> ) | | | | | 260 | _ | ns | 1.7V ≤ VCC ≤ 5.5V ( <b>24FC08</b> ) | | | | | 1300 | _ | ns | 2.5V ≤ VCC ≤ 5.5V | | 3 | TLOW | Clock Low Time | 4700 | _ | ns | 1.7V ≤ VCC < 2.5V ( <b>24AA08</b> ) | | | | | 500 | _ | ns | 1.7V ≤ VCC ≤ 5.5V ( <b>24FC08</b> ) | | | | | _ | 300 | ns | 2.5V ≤ VCC ≤ 5.5V ( <b>Note 1</b> ) | | 4 | Tr | SDA and SCL Rise Time | _ | 1000 | ns | 1.7V ≤ VCC < 2.5V ( <b>24AA08</b> ) ( <b>Note 1</b> ) | | | | | _ | 1000 | ns | 1.7V ≤ VCC ≤ 5.5V ( <b>24FC08</b> ) ( <b>Note 1</b> ) | | 5 | TF | SDA and SCL Fall Time | _ | 300 | ns | Note 1 | | | THD:STA | | 600 | _ | ns | 2.5V ≤ VCC ≤ 5.5V | | 6 | | Start Condition Hold Time | 4000 | _ | ns | 1.7V ≤ VCC < 2.5V ( <b>24AA08</b> ) | | | | | 250 | _ | ns | 1.7V ≤ VCC ≤ 5.5V ( <b>24FC08</b> ) | | | | Ctant Canditian Catum | 600 | _ | ns | 2.5V ≤ VCC ≤ 5.5V | | 7 | Tsu:sta | Start Condition Setup Time | 4700 | _ | ns | 1.7V ≤ VCC < 2.5V ( <b>24AA08</b> ) | | | | | 250 | _ | ns | 1.7V ≤ VCC ≤ 5.5V ( <b>24FC08</b> ) | | 8 | THD:DAT | Data Input Hold Time | 0 | _ | ns | Note 2 | | | | | 100 | _ | ns | 2.5V ≤ VCC ≤ 5.5V | | 9 | TSU:DAT | Data Input Setup Time | 250 | _ | ns | 1.7V ≤ VCC < 2.5V ( <b>24AA08</b> ) | | | | | 50 | _ | ns | 1.7V ≤ VCC ≤ 5.5V ( <b>24FC08</b> ) | | | | Stan Condition Satur | 600 | _ | ns | 2.5V ≤ VCC ≤ 5.5V | | 10 | Tsu:sto | Stop Condition Setup Time | 4000 | _ | ns | 1.7V ≤ VCC < 2.5V ( <b>24AA08</b> ) | | | | | 250 | _ | ns | 1.7V ≤ VCC ≤ 5.5V ( <b>24FC08</b> ) | | 11 | Tsu:wp | WP Setup Time | 600 | _ | ns | 1.7V ≤ VCC ≤ 5.5V ( <b>24FC08</b> ) | | 12 | THD:WP | WP Hold Time | 600 | _ | ns | 1.7V ≤ VCC ≤ 5.5V ( <b>24FC08</b> ) | | | | | _ | 900 | ns | 2.5V ≤ VCC ≤ 5.5V ( <b>Note 2</b> ) | | 13 | TAA | Output Valid from Clock | _ | 3500 | ns | 1.7V ≤ VCC < 2.5V ( <b>24AA08</b> ) ( <b>Note 2</b> ) | | | | | _ | 450 | ns | 1.7V ≤ VCC ≤ 5.5V ( <b>24FC08</b> ) ( <b>Note 2</b> ) | | | | Bus Free Time: The time | 1300 | | ns | 2.5V ≤ Vcc ≤ 5.5V | | 14 | TBUF | the bus must be free before a new | 4700 | _ | ns | 1.7V ≤ VCC < 2.5V ( <b>24AA08</b> ) | | | | transmission can start | 500 | _ | ns | 1.7V ≤ VCC ≤ 5.5V ( <b>24FC08</b> ) | Note 1: Characterized but not 100% tested. - **3:** CB = total capacitance of one bus line in pF. - **4:** This parameter is not tested but ensured by characterization. **<sup>2:</sup>** As a transmitter, the device must provide an internal minimum delay time to bridge the undefined region (minimum 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions. TABLE 1-2: AC CHARACTERISTICS (CONTINUED) | AC CHA | Extended | É): TA | = -40°C | to +85°C, Vcc = +1.7V to +5.5V<br>to +125°C, Vcc = +2.5V to +5.5V (24LC08B)<br>to +125°C, Vcc = +1.7V to +5.5V (24FC08) | | | | |---------------|----------|-------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------|--| | Param.<br>No. | Symbol | Characteristic | Characteristic Min. Max. Units Conditions | | | | | | 15 | Tof | Output Fall Time from Vін | _ | 250 | ns | 2.5V ≤ Vcc ≤ 5.5V<br>(Notes 1, Note 3 and Note 4) | | | 15 | TOF | Minimum to Vı∟ Maximum | _ | 250 | ns | 1.7V ≤ VCC < 2.5V (24AA08)<br>(Notes 1, Note 3 and Note 4) | | | | | Input Filter Spike | _ | 50 | ns | Note 1 | | | 16 | TSP | Suppression (SDA and SCL pins) | | 100 | ns | 1.7V ≤ Vcc ≤ 5.5V ( <b>24FC08</b> ) ( <b>Note 1</b> ) | | | 17 | Twc | Twc Write Cycle Time (byte or page) | | 5 | ms | | | | 18 | | Endurance | 1,000,000 | | cycles | +25°C, 5.5V, Page Mode (Note 4) | | Note 1: Characterized but not 100% tested. - **2:** As a transmitter, the device must provide an internal minimum delay time to bridge the undefined region (minimum 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions. - 3: CB = total capacitance of one bus line in pF. - 4: This parameter is not tested but ensured by characterization. FIGURE 1-1: BUS TIMING DATA FIGURE 1-2: BUS TIMING START/STOP ### 2.0 PIN DESCRIPTIONS The descriptions of the pins are listed in Table 2-1. TABLE 2-1: PIN FUNCTION TABLE | Name | DFN <sup>(1)</sup> | MSOP | PDIP | SOIC | TDFN <sup>(1)</sup> | TSSOP | UDFN <sup>(1)</sup> | VDFN <sup>(1)</sup> | SOT-23 | Description | | |------|--------------------|------|------|------|---------------------|-------|---------------------|---------------------|--------|-------------------------|--| | A0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | _ | Not Connected | | | A1 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | _ | Not Connected | | | A2 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | _ | Not Connected | | | Vss | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 2 | Ground | | | SDA | 5 | 5 | 5 | 5 | 5 | 5 | 5 | 5 | 3 | Serial Address/Data I/O | | | SCL | 6 | 6 | 6 | 6 | 6 | 6 | 6 | 6 | 1 | Serial Clock | | | WP | 7 | 7 | 7 | 7 | 7 | 7 | 7 | 7 | 5 | Write-Protect Input | | | Vcc | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 4 | Power Supply | | Note 1: The exposed pad on the DFN/TDFN/UDFN/VDFN package can be connected to Vss or left floating. ### 2.1 A0, A1, A2 The A0, A1 and A2 pins are not used by the 24XX08. They may be left floating or tied to either Vss or Vcc. # 2.2 Serial Address/Data Input/Output (SDA) The SDA input is a bidirectional pin used to transfer addresses and data into and out of the device. Since it is an open-drain terminal, the SDA bus requires a pull-up resistor to Vcc (typical 10 k $\Omega$ for 100 kHz, 2 k $\Omega$ for 400 kHz and 1 MHz). For normal data transfer, SDA is allowed to change only during SCL low. Changes during SCL high are reserved for indicating Start and Stop conditions. ### 2.3 Serial Clock (SCL) The SCL input is used to synchronize the data transfer to and from the device. ### 2.4 Write-Protect (WP) This pin must be connected to either Vss or Vcc. If tied to Vss, normal memory operation is enabled (read/write the entire memory 000-3FF). If tied to VCC, write operations are inhibited. The entire memory will be write-protected. Read operations are not affected. ### 3.0 FUNCTIONAL DESCRIPTION The 24XX08 supports a bidirectional two-wire bus and data transmission protocol. A device that transmits data onto the bus is referred to as a transmitter, while a device that receives data is referred to as a receiver. The bus must be controlled by a host device, which generates the Serial Clock (SCL), controls the bus access and generates the Start and Stop conditions, while the 24XX08 works as a client. Both host and client can operate as transmitter or receiver, but the host device determines which mode is activated. ### 3.1 Device Factory Default Condition The 24XX08 is shipped to the customer with the EEPROM array set to an all FFh data pattern (logic '1' state). ### 4.0 BUS CHARACTERISTICS The following bus protocol has been defined: - Data transfer may be initiated only when the bus is not busy. - During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high will be interpreted as a Start or Stop condition. Accordingly, the following bus conditions have been defined (Figure 4-1). ### 4.1 Bus Not Busy (A) Both data and clock lines remain high. ### 4.2 Start Data Transfer (B) A high-to-low transition of the SDA line while the clock (SCL) is high determines a Start condition. All commands must be preceded by a Start condition. ### 4.3 Stop Data Transfer (C) A low-to-high transition of the SDA line while the clock (SCL) is high determines a Stop condition. All operations must be ended with a Stop condition. ### 4.4 Data Valid (D) The state of the data line represents valid data when, after a Start condition, the data line is stable for the duration of the high period of the clock signal. The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a Start condition and terminated with a Stop condition. The number of data bytes transferred between the Start and Stop conditions is determined by the host device and is, theoretically, unlimited (although only the last sixteen will be stored when doing a write operation). When an overwrite does occur, it will replace data based on the First-In First-Out (FIFO) principle. ### 4.5 Acknowledge Each receiving device, when addressed, is obliged to generate an Acknowledge after the reception of each byte. The host device must generate an extra clock pulse which is associated with this Acknowledge bit. **Note:** The 24XX08 does not generate any Acknowledge bits if an internal programming cycle is in progress. The device that acknowledges has to pull down the SDA line during the Acknowledge clock pulse in such a way that the SDA line is stable-low during the high period of the Acknowledge-related clock pulse. Moreover, setup and hold times must be taken into account. During reads, a host must signal an end of data to the client by not generating an Acknowledge bit on the last byte that has been clocked out of the client. In this case, the client (24XX08) will leave the data line high to enable the host to generate the Stop condition. FIGURE 4-1: DATA TRANSFER SEQUENCE ON THE SERIAL BUS ### 5.0 DEVICE ADDRESSING A control byte is the first byte received following the Start condition from the host device. The control byte consists of a four-bit control code. For the 24XX08, this is set as '1010' binary for read and write operations. The next bit of the control byte is a "don't care" for the 24XX08. The last two bits, B1 and B0, are used by the host device to select which of the four 256-word blocks of memory are to be accessed. These bits, in effect, are the Most Significant bits of the word address. The combination of the 4-bit control code and the next three bits are called the client address. The last bit of the control byte is the Read/Write (R/W) bit and it defines the operation to be performed. When set to '1', a read operation is selected. When set to '0', a write operation is selected. Following the Start condition, the 24XX08 monitors the SDA bus, checking the device type identifier being transmitted. Upon receiving a valid client address and the R/W bit, the client device outputs an Acknowledge signal on the SDA line. Depending on the state of the R/W bit, the 24XX08 will select a read or write operation. The next byte received defines the address of the first data byte within the selected block (Figure 5-2). The word address byte uses all eight bits. | Operation | Control<br>Code | Block Select | R/W | |-----------|-----------------|---------------|-----| | Read | 1010 | Block Address | 1 | | Write | 1010 | Block Address | 0 | FIGURE 5-1: CONTROL BYTE ALLOCATION ### FIGURE 5-2: ADDRESS SEQUENCE BIT ASSIGNMENTS ### 6.0 WRITE OPERATION ### 6.1 Byte Write Following the Start condition from the host, the device code (4 bits), the block address (1 bit is a "don't care", plus B1 and B0 bits) and the $R/\overline{W}$ bit, which is a logic-low, are placed onto the bus by the host transmitter. This indicates to the addressed client receiver that a byte with a word address will follow after it has generated an Acknowledge bit during the ninth clock cycle. Therefore, the next byte transmitted by the host is the word address and will be written into the Address Pointer of the 24XX08. After receiving another Acknowledge signal from the 24XX08, the host device will transmit the data word to be written into the memory addressed location. The 24XX08 acknowledges again and the host generates a Stop condition. This initiates the internal write cycle, and, during this time, the 24XX08 will not generate Acknowledge signals (Figure 6-1). ### 6.2 Page Write Note: The write control byte, word address and first data byte are transmitted to the 24XX08 in the same way as in a byte write. However, instead of generating a Stop condition, the host transmits up to 16 data bytes to the 24XX08, which are temporarily stored in the on-chip page buffer and will be written into the memory once the host has transmitted a Stop condition. Upon receipt of each word, the four lower-order Address Pointer bits, which form the byte counter, are internally incremented by one. The higher-order four bits of the word address and bits B1 and B0 remain constant. If the host should transmit more than 16 words prior to generating the Stop condition, the Address Pointer will roll over and the previously received data will be overwritten. As with the byte write operation, once the Stop condition is received, an internal write cycle will begin (Figure 6-2). > Page write operations are limited to writing bytes within a single physical page regardless of the number of bytes actually being written. Physical page boundaries start at addresses that are integer multiples of the page buffer size (or 'page size') and end at addresses that are integer multiples of page size - 1. If a page write command attempts to write across a physical page boundary, the result is that the data wrap around to the beginning of the current page (overwriting data previously stored there), instead of being written to the next page, as might be expected. It is therefore necessary for the application software to prevent page write operations that would attempt to cross a page boundary. ### 6.3 Write Protection The WP pin allows the user to write-protect the entire array (000-3FF) when the pin is tied to Vcc. If tied to Vss, the write protection is disabled. ### 7.0 ACKNOWLEDGE POLLING Since the device will not acknowledge during a write cycle, acknowledge polling can be used to determine when the cycle is complete (this feature can be used to maximize bus throughput). Once the Stop condition for a write command has been issued from the host, the device initiates the internally-timed write cycle. ACK polling can then be initiated immediately. This involves the host sending a Start condition followed by the control byte for a write command ( $R/\overline{W} = 0$ ). If the device is still busy with the write cycle, no ACK will be returned. If the cycle is complete, the device will return the ACK and the host can then proceed with the next read or write operation. See Figure 7-1 for a flow diagram of this operation. FIGURE 7-1: ACKNOWLEDGE POLLING FLOW ### 8.0 READ OPERATION Read operations are initiated in the same <u>way</u> as write operations, with the exception that the R/W bit of the client address is set to '1'. There are three basic types of read operations: current address read, random read and sequential read. ### 8.1 Current Address Read The 24XX08 contains an Address Pointer that maintains the address of the last word accessed, internally incremented by one. Therefore, if the previous access (either a read or write operation) was to address n, the next current address read operation would access data from address n+1. Upon receipt of the client address with R/W bit set to '1', the 24XX08 issues an Acknowledge and transmits the 8-bit data word. The host will not acknowledge the transfer, but does generate a Stop condition and the 24XX08 discontinues transmission (Figure 8-1). ### 8.2 Random Read Random read operations allow the host to access any memory location in a random manner. To perform this type of read operation, the word address must first be set. This is accomplished by sending the word address to the 24XX08 as part of a write operation. Once the word address is sent, the host generates a Start condition following the Acknowledge. This terminates the write operation, but not before the internal Address Pointer is set. The host then issues the control byte again, but with the R/W bit set to a '1'. The 24XX08 will then issue an Acknowledge and transmits the 8-bit data word. The host will not acknowledge the transfer, but does generate a Stop condition and the 24XX08 discontinues transmission (Figure 8-2). ### 8.3 Sequential Read Sequential reads are initiated in the same way as a random read or current read, except that once the 24XX08 transmits the first data byte, the host issues an Acknowledge (as opposed to a Stop condition in a random read). This directs the 24XX08 to transmit the next sequentially addressed 8-bit word (Figure 8-3). To provide sequential reads, the 24XX08 contains an internal Address Pointer, which is incremented by one at the completion of each operation. This Address Pointer allows the entire memory contents to be serially read during one operation. ### 8.4 Noise Protection The SCL and SDA inputs have Schmitt Trigger and filter circuits which suppress noise spikes to assure proper device operation even on a noisy bus. FIGURE 8-1: CURRENT ADDRESS READ #### FIGURE 8-2: **RANDOM READ Bus Activity** Control Word Control S T O P Byte Address (n) Host Byte Data (n) $\overline{1}$ SDA Line A C K A C K N o Block Select Bits Block Select **Bus Activity** A C K Bits x = "don't care" ### 9.0 PACKAGING INFORMATION ## 9.1 Package Marking Information\* ### 5-Lead SOT-23 (2-Line Marking) 8-Lead 2x3 TDFN 8-Lead TSSOP Example 8-Lead 2x3 UDFN (Q4B) 8-Lead 2x3 VDFN (Q6B) | nber | 1st Line Marking Codes | | | | | | | | | | | |---------|------------------------|---------|----------------------|-------------------------|---------|---------|-------|-------|-------|-----------------------|-----------------------| | N<br>En | DFN | | | | TDFN | | | UDFN | VDFN | SOT-23 | | | Part | I-Temp. | E-Temp. | MSOP | SOIC | I-Temp. | E-Temp. | TSSOP | (Q4B) | (Q6B) | I-Temp. | E-Temp. | | 24AA08 | 241 | _ | 4A08T <sup>(1)</sup> | 24AA08T <sup>(1)</sup> | A41 | _ | 4A08 | _ | _ | B4NN <sup>(2,3)</sup> | _ | | 24LC08B | 244 | 245 | 4L8BT <sup>(1)</sup> | 24LC08BT <sup>(1)</sup> | A44 | A45 | 4L08 | | _ | M4NN <sup>(2,3)</sup> | N4NN <sup>(2,3)</sup> | | 24FC08 | _ | _ | 24FC08 | 24FC08 | _ | _ | AADY | ADS | AAF | AAFBYY <sup>(4)</sup> | AAFBYY <sup>(4)</sup> | **Note 1:** T = Temperature grade (I, E) 2: NN = Alphanumeric traceability code 3: These parts use the 1-line SOT-23 marking format 4: These parts use the 2-line SOT-23 marking format | Legend: | XXX | Part number or part number code | |---------|---------|------------------------------------------------------------------| | | Τ | Temperature (I, E) | | | Υ | Year code (last digit of calendar year) | | | YY | Year code (last 2 digits of calendar year) | | | WW | Week code (week of January 1 is week '01') | | | NNN | Alphanumeric traceability code (2 characters for small packages) | | | (e3) | JEDEC <sup>®</sup> designator for Matte Tin (Sn) | | | $\circ$ | | \* Standard OTP marking consists of Microchip part number, year code, week code, and traceability code. Note: For very small packages with no room for the JEDEC® designator (e3), the marking will only appear on the outer carton or reel label. **Note:** In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. ### 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x1 mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-123 Rev E Sheet 1 of 2 ### 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x1 mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | | |-------------------------|--------|-------------|----------|------|--| | Dimension | Limits | MIN | NOM | MAX | | | Number of Terminals | N | | 8 | | | | Pitch | е | | 0.50 BSC | | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | | Terminal Thickness | A3 | 0.20 REF | | | | | Overall Length | D | | 2.00 BSC | | | | Exposed Pad Length | D2 | 1.30 | ı | 1.55 | | | Overall Width | Е | | 3.00 BSC | | | | Exposed Pad Width | E2 | 1.50 | 1 | 1.75 | | | Terminal Width | b | 0.20 | 0.25 | 0.30 | | | Terminal Length | L | 0.30 | 0.40 | 0.50 | | | Terminal-to-Exposed-Pad | K | 0.20 | ı | - | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package may have one or more exposed tie bars at ends. - 3. Package is saw singulated - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-123 Rev E Sheet 2 of 2 ### 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x1 mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |--------------------------------|-------------|------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | E | | 0.50 BSC | | | Optional Center Pad Width | X2 | | | 1.55 | | Optional Center Pad Length | Y2 | | | 1.75 | | Contact Pad Spacing | С | | 3.00 | | | Contact Pad Width (X8) | X1 | | | 0.30 | | Contact Pad Length (X8) | Y1 | | | 0.85 | | Contact Pad to Center Pad (X8) | G1 | 0.20 | | | | Thermal Via Diameter | V | | 0.30 | | | Thermal Via Pitch | EV | | 1.00 | | ### Notes: - Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. - 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing C04-2123 Rev E ### 8-Lead Plastic Micro Small Outline Package (MS) - 3x3 mm Body [MSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-111-MS Rev F Sheet 1 of 2 ### 8-Lead Plastic Micro Small Outline Package (MS) - 3x3 mm Body [MSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | | |--------------------------|----------------|----------|----------|------|--|--| | Dir | nension Limits | MIN | NOM | MAX | | | | Number of Terminals | N | | 8 | | | | | Pitch | е | | 0.65 BSC | | | | | Overall Height | Α | ı | _ | 1.10 | | | | Standoff | A1 | 0.00 | _ | 0.15 | | | | Molded Package Thickness | A2 | 0.75 | 0.85 | 0.95 | | | | Overall Length | D | 3.00 BSC | | | | | | Overall Width | E | | 4.90 BSC | | | | | Molded Package Width | E1 | | 3.00 BSC | | | | | Terminal Width | b | 0.22 | _ | 0.40 | | | | Terminal Thickness | С | 0.08 | _ | 0.23 | | | | Terminal Length | L | 0.40 | 0.60 | 0.80 | | | | Footprint | L1 | | 0.95 REF | | | | | Lead Bend Radius | R | 0.07 | _ | _ | | | | Lead Bend Radius | R1 | 0.07 | _ | _ | | | | Foot Angle | θ | 0° | _ | 8° | | | | Mold Draft Angle | θ1 | 5° | _ | 15° | | | ### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-111-MS Rev F Sheet 2 of 2 ### 8-Lead Plastic Micro Small Outline Package (MS) - 3x3 mm Body [MSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |---------------------------------|-------------|----------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | 0.65 BSC | | | | Contact Pad Spacing | С | | 4.40 | | | Contact Pad Width (X8) | Х | | | 0.45 | | Contact Pad Length (X8) | Υ | | | 1.45 | | Contact Pad to Contact Pad (X4) | G1 | 2.95 | | | | Contact Pad to Contact Pad (X6) | GX | 0.20 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-2111-MS Rev F # 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-018-P Rev G Sheet 1 of 2 ### 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging # ALTERNATE LEAD DESIGN (NOTE 5) DAT | | INCHES | | | | | |----------------------------|--------|------|----------|------|--| | Dimensior | Limits | MIN | NOM | MAX | | | Number of Pins | N | 8 | | | | | Pitch | е | | .100 BSC | | | | Top to Seating Plane | Α | 210 | | | | | Molded Package Thickness | A2 | .115 | .130 | .195 | | | Base to Seating Plane | A1 | .015 | - | 1 | | | Shoulder to Shoulder Width | Е | .290 | .310 | .325 | | | Molded Package Width | E1 | .240 | .250 | .280 | | | Overall Length | D | .348 | .365 | .400 | | | Tip to Seating Plane | L | .115 | .130 | .150 | | | Lead Thickness | С | .008 | .010 | .015 | | | Upper Lead Width | b1 | .040 | .060 | .070 | | | Lower Lead Width | b | .014 | .018 | .022 | | | Overall Row Spacing § | eВ | - | - | .430 | | ### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - 5. Lead design above seating plane may vary, based on assembly vendor. Microchip Technology Drawing No. C04-018-P Rev G Sheet 2 of 2 # 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-057-SN Rev K Sheet 1 of 2 ### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | | |--------------------------|----|-------------|----------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Number of Pins | N | | 8 | | | | Pitch | е | | 1.27 BSC | | | | Overall Height | Α | - | 1 | 1.75 | | | Molded Package Thickness | A2 | 1.25 | - | - | | | Standoff § | A1 | 0.10 | - | 0.25 | | | Overall Width | Е | | 6.00 BSC | | | | Molded Package Width | E1 | | 3.90 BSC | | | | Overall Length | D | 4.90 BSC | | | | | Chamfer (Optional) | h | 0.25 – 0.50 | | | | | Foot Length | L | 0.40 | - | 1.27 | | | Footprint | L1 | 1.04 REF | | | | | Lead Thickness | С | 0.17 | - | 0.25 | | | Lead Width | b | 0.31 | - | 0.51 | | | Lead Bend Radius | R | 0.07 – – | | | | | Lead Bend Radius | R1 | 0.07 | _ | _ | | | Foot Angle | θ | 0° | _ | 8° | | | Mold Draft Angle | θ1 | 5° | _ | 15° | | | Lead Angle | θ2 | 0° | _ | _ | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. 5. Datums A & B to be determined at Datum H. Microchip Technology Drawing No. C04-057-SN Rev K Sheet 2 of 2 ### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | Units MILLIMETER | | | S | |-------------------------|------------------|-----|----------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | | 1.27 BSC | | | Contact Pad Spacing | С | | 5.40 | | | Contact Pad Width (X8) | X1 | | | 0.60 | | Contact Pad Length (X8) | Y1 | | | 1.55 | #### Notes: Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-2057-SN Rev K # 5-Lead Plastic Small Outline Transistor (OT) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-091-OT Rev H Sheet 1 of 2 # 5-Lead Plastic Small Outline Transistor (OT) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | |--------------------------|-------------|-------------|----------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Number of Pins | N | | 5 | | | | Pitch | е | | 0.95 BSC | | | | Outside lead pitch | e1 | | 1.90 BSC | | | | Overall Height | Α | 0.90 - 1.4 | | | | | Molded Package Thickness | A2 | 0.89 | 1.30 | | | | Standoff | A1 | - | - | 0.15 | | | Overall Width | E | 2.80 BSC | | | | | Molded Package Width | E1 | 1.60 BSC | | | | | Overall Length | D | 2.90 BSC | | | | | Foot Length | L | 0.30 | - | 0.60 | | | Footprint | L1 | 0.60 REF | | | | | Foot Angle | θ | 0° - 10° | | | | | Lead Thickness | С | 0.08 | - | 0.26 | | | Lead Width | b | 0.20 - 0.51 | | | | ### Notes: - 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side. - 2. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-091-OT Rev H Sheet 2 of 2 # 5-Lead Plastic Small Outline Transistor (OT) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |-------------------------|-------------|----------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | E | 0.95 BSC | | | | Contact Pad Spacing | С | | 2.80 | | | Contact Pad Width (X5) | Х | | | 0.60 | | Contact Pad Length (X5) | Υ | | | 1.10 | | Distance Between Pads | G | 1.70 | | | | Distance Between Pads | GX | 0.35 | | | | Overall Width | Z | | | 3.90 | ### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2091-OT Rev H # 8-Lead Plastic Dual Flat, No Lead Package (MN) – 2x3x0.8 mm Body [TDFN] With 1.4x1.3 mm Exposed Pad (JEDEC Package type WDFN) **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-129-MN Rev E Sheet 1 of 2 # 8-Lead Plastic Dual Flat, No Lead Package (MN) – 2x3x0.8 mm Body [TDFN] With 1.4x1.3 mm Exposed Pad (JEDEC Package type WDFN) **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | | |------------------------|-------|----------------|----------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Number of Pins | Ν | 8 | | | | | Pitch | е | | 0.50 BSC | | | | Overall Height | Α | 0.70 0.75 0.80 | | | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | | Contact Thickness | A3 | 0.20 REF | | | | | Overall Length | D | 2.00 BSC | | | | | Overall Width | Е | 3.00 BSC | | | | | Exposed Pad Length | D2 | 1.35 | 1.40 | 1.45 | | | Exposed Pad Width | E2 | 1.25 | 1.30 | 1.35 | | | Contact Width | b | 0.20 0.25 0.30 | | | | | Contact Length | L | 0.25 | 0.30 | 0.45 | | | Contact-to-Exposed Pad | K | 0.20 | - | = | | ### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package may have one or more exposed tie bars at ends. - 3. Package is saw singulated - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing No. C04-129-MN Rev E Sheet 2 of 2 # 8-Lead Plastic Dual Flat, No Lead Package (MN) – 2x3x0.8 mm Body [TDFN] With 1.4x1.3 mm Exposed Pad (JEDEC Package type WDFN) **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |----------------------------|-------------|----------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | 0.50 BSC | | | | Optional Center Pad Width | X2 | 1.6 | | | | Optional Center Pad Length | Y2 | | | 1.50 | | Contact Pad Spacing | С | | 2.90 | | | Contact Pad Width (X8) | X1 | | | 0.25 | | Contact Pad Length (X8) | Y1 | | | 0.85 | | Thermal Via Diameter | V | | 0.30 | · | | Thermal Via Pitch | EV | | 1.00 | | ### Notes: - Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. - 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing No. C04-129-MN Rev. B # 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-086 Rev C Sheet 1 of 2 ## 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | |--------------------------|-----------|-------------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | - | - | 1.20 | | Molded Package Thickness | A2 | 0.80 | 1.00 | 1.05 | | Standoff | A1 | 0.05 | - | - | | Overall Width | Е | | 6.40 BSC | | | Molded Package Width | E1 | 4.30 | 4.40 | 4.50 | | Overall Length | D | 2.90 | 3.00 | 3.10 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | | 1.00 REF | | | Lead Thickness | С | 0.09 | - | 0.25 | | Foot Angle | $\varphi$ | 0° | 4° | 8° | | Lead Width | b | 0.19 | - | 0.30 | ### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-086 Rev C Sheet 2 of 2 ## 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | Units | | MILLIMETERS | | | |--------------------------------|------------------|----------|-------------|------|--| | Dimension | Dimension Limits | | NOM | MAX | | | Contact Pitch | E | 0.65 BSC | | | | | Contact Pad Spacing | С | | 5.80 | | | | Contact Pad Width (X8) | X1 | | | 0.45 | | | Contact Pad Length (X8) | Y1 | | | 1.50 | | | Contact Pad to Center Pad (X6) | G1 | 0.20 | | | | #### Notes: - Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. - 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing C04-2086 Rev B ## 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy Global Package Code YNZ **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-21355-Q4B Rev C Sheet 1 of 2 ## 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy Global Package Code YNZ **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | |-------------------------|--------|----------------|-------------|------|--| | Dimension | Limits | MIN | NOM | MAX | | | Number of Terminals | N | | 8 | | | | Pitch | е | | 0.50 BSC | | | | Overall Height | Α | 0.50 | 0.55 | 0.60 | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | | Terminal Thickness | А3 | 0.152 REF | | | | | Overall Length | D | 2.00 BSC | | | | | Exposed Pad Length | D2 | 1.40 1.50 1.60 | | 1.60 | | | Overall Width | Е | 3.00 BSC | | | | | Exposed Pad Width | E2 | 1.20 | 1.30 | 1.40 | | | Terminal Width | b | 0.18 | 0.25 | 0.30 | | | Terminal Length | L | 0.25 | 0.35 | 0.45 | | | Terminal-to-Exposed-Pad | K | 0.20 | ı | - | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-21355-Q4B Rev C Sheet 2 of 2 ## 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy Global Package Code YNZ **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | Units | | MILLIMETERS | | | |---------------------------------|------------------|-------------|----------|------| | Dimension | Dimension Limits | | NOM | MAX | | Contact Pitch | Е | | 0.50 BSC | | | Optional Center Pad Width | X2 | | | 1.60 | | Optional Center Pad Length | Y2 | | | 1.40 | | Contact Pad Spacing | С | | 2.90 | | | Contact Pad Width (X8) | X1 | | | 0.30 | | Contact Pad Length (X8) | Y1 | | | 0.85 | | Contact Pad to Center Pad (X8) | G1 | 0.33 | | | | Contact Pad to Contact Pad (X6) | G2 | 0.20 | | | | Thermal Via Diameter | V | | 0.30 | | | Thermal Via Pitch | EV | | 1.00 | | #### Notes: - Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. - For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing C04-23355-Q4B Rev C ## 8-Lead Very Thin Plastic Dual Flat, No Lead Package (Q6B) - 2x3x1.0 mm Body [VDFN] 1.5x1.3 mm Exposed Pad Wettable Step Cut Flanks **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-00598 Rev E Sheet 1 of 2 ## 8-Lead Very Thin Plastic Dual Flat, No Lead Package (Q6B) - 2x3x1.0 mm Body [VDFN] 1.5x1.3 mm Exposed Pad Wettable Step Cut Flanks **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | |-------------------------------|--------|----------------|----------|-------| | Dimension | Limits | MIN | NOM | MAX | | Number of Terminals | N | | 800 | | | Pitch | е | | 0.50 BSC | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Terminal Thickness | A3 | 0.203 REF | | | | Overall Length | D | 2.00 BSC | | | | Exposed Pad Length | D2 | 1.40 1.50 1.60 | | 1.60 | | Overall Width | E | 3.00 BSC | | | | Exposed Pad Width | E2 | 1.20 1.30 1.40 | | 1.40 | | Terminal Width | b | 0.20 | 0.25 | 0.30 | | Terminal Length | L | 0.25 | 0.35 | 0.45 | | Terminal-to-Exposed-Pad | K | 0.20 | _ | _ | | Wettable Flank Step Cut Width | E3 | 0.035 | 0.06 | 0.085 | | Wettable Flank Step Cut Depth | A4 | 0.100 | | 0.190 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-00598 Rev E Sheet 2 of 2 ## 8-Lead Very Thin Plastic Dual Flat, No Lead Package (Q6B) - 2x3x1.0 mm Body [VDFN] 1.5x1.3 mm Exposed Pad Wettable Step Cut Flanks **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | Units | | MILLIMETERS | | | |---------------------------------|------------------|-------------|----------|------| | Dimension | Dimension Limits | | NOM | MAX | | Contact Pitch | Е | | 0.50 BSC | | | Center Pad Width | X2 | | | 1.60 | | Center Pad Length | Y2 | | | 1.40 | | Contact Pad Spacing | C1 | | 2.90 | | | Contact Pad Width (X8) | X1 | | | 0.30 | | Contact Pad Length (X8) | Y1 | | | 0.85 | | Contact Pad to Center Pad (X8) | G1 | 0.33 | | | | Contact Pad to Contact Pad (X6) | G2 | 0.20 | | | | Thermal Via Diameter | V | | 0.30 | | | Thermal Via Pitch | EV | | 1.00 | | #### Notes: - 1. Dimensioning and tolerancing per ASME Y14.5M - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing C04-02598 Rev E ### APPENDIX A: REVISION HISTORY #### Revision P (05/2025) Updated Q6B package outline drawing; Minor editorial updates throughout the document. #### **Revision N (08/2021)** Added 24FC08 and Q6B package Automotive product offerings; Removed CSP product offering; Updated DFN and SOT-23 package drawings. #### Revision M (03/2021) Replaced terminology "Master" and "Slave" with "Host" and "Client" respectively. Changed "MUY" with "Q4B" part number for UDFN package. Updated TSSOP and UDFN package drawings. Added Automotive Product Identification System. #### **Revision L (12/2019)** Added the 24FC08 device; Updated Package Drawings; Updated formating throughout for clarification. #### **Revision K (03/2012)** Added Chip Scale package; Revised Table 1-1, Table 2-1; Product Identification System. #### **Revision J (02/2009)** Moved Pin Descriptions to Section 2.0, renumbered remaining sections. Added Figure 5-2. #### Revision H (03/2008) Added TDFN package. #### **Revision G (02/2007)** Replaced Package Drawings. #### **Revision F (02/2007)** Updated Device Selection Table; Features section; Changed 1.8V to 1.7V throughout document; Revised Electrical Characteristics Ambient Temperature; Replaced Package Drawings; Revised Product ID System. #### **Revision E (09/2005)** Revised Figure 3-1: Control Byte Allocation; Figure 4-1 Byte Write; Figure 4-2 Page Write; Section 6.0 Write Protection; Figure 7-1 Current Address Read; Figure 7-2 Random Read; Figure 7-3 Sequential Read; 8.3 Write-Protect (000-3FF). #### **Revision D (02/2005)** Added DFN package. #### **Revision C (12/2003)** Corrections to Section 1.0, Electrical Characteristics. Section 9.1, 24LC08B standard marking code. # PRODUCT IDENTIFICATION SYSTEM (NON-AUTOMOTIVE) To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO.<br>Device | [X] <sup>(1)</sup><br> <br> Tape and Reel<br> Option | <u>-X</u><br>Temperature<br>Range | /XX<br> <br>Package | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | Device: | 24LC08B: = 2.5 | VV, 8-Kbit I <sup>2</sup> C Seria<br>5V, 8-Kbit I <sup>2</sup> C Seria<br>VV, High-Speed, 8- | | | Tape and Reel Option: | | d packaging (tube o<br>d Reel <sup>(1)</sup> | or tray) | | Temperature<br>Range: | | 85°C (Industrial)<br>125°C (Extended) | | | Package: | 2x3x1 MS = Plastic (MSOI) P = Plastic (PDIP) SN = Plastic 8-Leac OT = Plastic (Tape MNY = Plastic 2x3x0 ST = Plastic 8-Leac Q4B = Ultra- | P) Dual In-Line – 300 Small Outline - Nat (SOIC) Small Outline Trar and Reel only) Dual Flat, No Lea 8 mm Body, 8-Lea | d (DFN) ne Package, 8-Lead O mil Body, 8-Lead arrow, 3.90 mm Body, nsistor, 5-Lead (SOT-23) d Package - d (TDFN) Outline – 4.4 mm, lat, No Lead Package - | #### **Examples:** - a) 24AA08-I/P: Industrial Temperature, 1.7V, PDIP package. - b) 24AA08-I/SN: Industrial Temperature, 1.7V, SOIC package. - c) 24AA08T-I/OT: Tape and Reel, Industrial Temperature, 1.7V, SOT-23 package. - d) 24LC08B-I/P: Industrial Temperature, 2.5V, PDIP package. - e) 24LC08B-E/SN: Extended Temperature, 2.5V, SOIC package. - f) 24LC08BT-I/OT: Tape and Reel, Industrial Temperature, 2.5V, SOT-23 package. - g) 24AA08T-I/MNY: Tape and Reel, Industrial Temperature, 1.7V, TDFN package. - h) 24FC08-I/SN: Industrial Temperature, 1.7V, SOIC package. - i) 24FC08-E/ST: Extended Temperature, 1.7V, TSSOP package. - j) 24FC08T-I/Q4B: Tape and Reel, Industrial Temperature, 1.7V, UDFN package. Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. ### PRODUCT IDENTIFICATION SYSTEM (AUTOMOTIVE) To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. | <u>[X]<sup>(1)</sup></u> | X | /XX | <u>XXX<sup>(2, 3)</sup></u> | |----------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------| | Device | Tape and Reel<br>Option | Temperature<br>Range | Package | Variant | | Device: | 24LC08B: = | 1.7V, 8-Kbit I <sup>2</sup> C S<br>2.5V, 8-Kbit I <sup>2</sup> C S<br>1.7V, High-Speed<br>EEPROM | erial EEPRC | M | | Tape and Reel<br>Option: | Blank = Stand<br>T = Tape | dard packaging (tu<br>and Reel <sup>(1)</sup> | ibe or tray) | | | Temperature Range: | | C to +85°C (AEC<br>C to +125°C (AEC | | , | | Package: | OT = Plas<br>(SC<br>SN = Plas<br>ST = Plas<br>8-L<br>Q6B = Plas | stic Micro Small C<br>SOP)<br>stic Small Outline<br>)T-23) (Tape and f<br>streed (SOIC)<br>stic Thin Shrink Si<br>ead (TSSOP)<br>stic Dual Flat, No<br>skage - 2x3x1.0 m | Transistor, 5<br>Reel Only)<br>– Narrow, 3.9<br>mall Outline -<br>Lead Wettab | -Lead<br>90 mm Body,<br>- 4.4 mm,<br>le Flanks | | Variant <sup>(2,3)</sup> : | 15KVXX = Cu<br>Pr<br>16KVAO = St<br>16KVXX = Cu<br>Pr<br>36KVAO = St | andard Automotivustomer-Specific Aocess (4) andard Automotivustomer-Specific Aocess (4) andard Automotivustomer-Specific A | Automotive, 1 e, 16K Proce Automotive, 1 e, 36K Proce | 5K<br>ss <sup>(4)</sup><br>6K<br>ss | #### Examples: - a) 24LC08BT-I/MS16KVAO: Tape and Reel, Automotive Grade 3, 2.5V, MSOP Package. - b) 24LC08B-E/SN16KVAO: Automotive Grade 1, 2,5V, SOIC Package. - c) 24LC08BT-E/OT16KVAO: Tape and Reel, Automotive Grade 1, 2.5V, SOT-23 Package. - d) 24LC08BT-E/SN16KVAO: Tape and Reel, Automotive Grade 1, 2.5V SOIC Package. - e) 24FC08T-E/SN36KVAO: Tape and Reel, Automotive Grade 1, 1.7V SOIC Package. - f) 24FC08T-E/ST36KVAO: Tape and Reel, Automotive Grade 1, 1.7V TSSOP Package. - g) 24FC08T-E/OT36KVAO: Tape and Reel, Automotive Grade 1, 1.7V SOT-23 Package. - h) 24FC08T-E/Q6B36KVAO: Tape and Reel, Automotive Grade 1, 1.7V VDFN Package. - Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. - 2: The VAO/VXX automotive variants have been designed, manufactured, tested and qualified in accordance with AEC-Q100 requirements for automotive applications. - 3: For customers requesting a PPAP, a customer-specific part number will be generated and provided. A PPAP is not provided for VAO part numbers. - 4: Not recommended for new designs. ## 24AA08/24LC08B/24FC08 #### MICROCHIP INFORMATION #### **Trademarks** The "Microchip" name and logo, the "M" logo, and other names, logos, and brands are registered and unregistered trademarks of Microchip Technology Incorporated or its affiliates and/or subsidiaries in the United States and/or other countries ("Microchip Trademarks"). Information regarding Microchip Trademarks can be found at https://www.microchip.com/en-us/about/legal-information/microchip-trademarks. ISBN: 979-8-3371-0889-6 ### **Legal Notice** This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at www.microchip.com/en-us/support/design-help/client-support-services. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### Microchip Devices Code Protection Feature Note the following details of the code protection feature on Microchip products: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions. - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.