# FNP600/850/1000 I<sup>2</sup>C Interface Programming Manual ### 1 Scope This document describes in detail the $I^2C$ communication interface of the FNP600/850/1000 series. (FNP600-12/48, FNP850-12, FNP1000-48) This includes the physical layer and the SW protocol. ## 2 FNP600/850/1000 I<sup>2</sup>C Interface General Characteristic | FNP600/850/1000 I <sup>2</sup> C interface | slave | |------------------------------------------------------------------|-------------------------------------| | I <sup>2</sup> C Device Addressing Format | 7bit | | Device Address Range | 82 <sub>Hex</sub> BF <sub>Hex</sub> | | Max. FNP600/850/1000 on one I <sup>2</sup> C Bus | 31 | | Maximum I <sup>2</sup> C clock | 100kHz | | Maximum I <sup>2</sup> C clock without holding the SCL line down | 5kHz | | Pull-Up Voltage | 3.35V | | SDA/SCL internal series resistors | $0\Omega$ | | Internal Pull-Up | | | Internal Pull-Up voltage | | | Internal capacitance | 70pF | | Internal Pull-Up Address lines | >1.5kΩ | | Internal Pull-Up Address lines voltage | 5V | | Recommended external Pull-Up for SDA and SCL | 2.2kΩ3.3kΩ | | Data Organization | Serial EEPROM (256 x 8bit) | Figure 2-1 Characteristic | Title | _ | Issued | 2006-05-08 | SKI | | | | |-------------|-----------------------------|---------------------|------------|------------|---------------|--|----------| | FNP600/85 | 50/1000 I <sup>2</sup> C Ir | Modified | 2006-11-2 | SKI | | | | | 1111 000/03 | 0/1000 1 C II | Mech. Eng. approved | | | | | | | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | | 02002 | | | Mfg. approved | | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | power-one- | www.power-one.com | BCA20002-G | | 005 | | | | #### 3 Index Scope......1 1 2 3 4 4.1 4.2 5 Connecting the FNP600/850/1000 to the I<sup>2</sup>C Bus......5 5.1 5.2 Device Address ......6 5.3 5.4 I<sup>2</sup>C Bus Master and clock (SCL) speed......8 5.5 6.1 How to Read a byte......10 6.2 6.3 7 8 Bibliography......16 9 10 11 | | | | | Tanana d | 0000 05 00 | 01/1 | |-------------|-----------------------------|---------------------|------------|--------------------|------------|------------| | Title | • | Issued | 2006-05-08 | SKI | | | | FNP600/85 | 50/1000 I <sup>2</sup> C In | Modified | 2006-11-2 | SKI | | | | 1111 000/00 | | Mech. Eng. approved | | | | | | | Man | ual | | Marketing approved | 2006-11-2 | J. Carroll | | | | 02002 | | Mfg. approved | | | | may(a) ama | | Drawing No. | | Revision | | | | power-one— | www.power-one.com | BCA20002-G | | 005 | | | ### 4 FNP600/850/1000 I<sup>2</sup>C features #### 4.1 Dynamic data The FNP600/850/1000 series supports following monitoring features: - -Measured Output 1 voltage [V] - -Measured Output 1 current [A] - -Power Supply ok/false - -Output Voltage 1 in range/out of range - -Output Current 1 in range/out of range - -Input Voltage in range/out of range - -Temperature pre warning true/false - -Over Temperature true/false - -Fan OK/failure - -Fan Speed - -Time in Service The FNP600/850/1000 series supports following control features: - -Set Output 1 voltage - -Output 1 enable/disable - -Fan speed full/internal controlled #### 4.2 Static data In the EEPROM are following static data stored: - -Power Supply Model - -Serial Number - -Power-One Revision - -MFG Year - -MFG Month - -MFG Day - -MFG Name - -MFG Location Code - -Specified Output 1 Voltage - -Specified Output 2 Voltage - -Specified Output 1 Current - -Specified Output 2 Current - -Specified Output Power - -Minimum Specified Input Voltage - -Maximum Specified Input Voltage - -22 Bytes EEPROM for Customer use - -Checksum over static range | Title | | | | | Issued | 2006-05-08 | SKI | |-------------|----------------------------|---------------------|-------|-------|--------------------|------------|------------| | FNP600/85 | 0/1000 I <sup>2</sup> C Ir | Modified | SKI | | | | | | 1111 000/03 | 0/10001 C 11 | Mech. Eng. approved | | | | | | | | Man | ual | | | Marketing approved | 2006-11-2 | J. Carroll | | | | 02002 | | | Mfg. approved | | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | power-one— | www.power-one.com | A4 | | 3/16 | BCA20002-G | | 005 | ## 5 General I<sup>2</sup>C HW configuration Figure 5-1 System Overview To not exceed the I2C Bus limits of 400pF on the Bus, it needs for more than five FNP600/850/1000 one I2C Bus repeater. (Like PCA9515 from Philips or Texas Instruments) | FNP600/85 | 70/1000 I <sup>2</sup> C Ir | Issued Modified Mech. Eng. approved | 2006-05-08<br>2006-11-2<br> | SKI<br>SKI | | | | |------------|-----------------------------|-------------------------------------|-----------------------------|------------|---------------|--|----------| | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | | | | | Mfg. approved | | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | power-one- | www.power-one.com | BCA20002-G | | 005 | | | | ## 5.1 Connecting the FNP600/850/1000 to the I<sup>2</sup>C Bus The following diagram shows how the FNP600/850/1000 can be connected to the $I^2C$ Bus. Figure 5-2 Recommended connecting of the FNP600/850/1000 to the I<sup>2</sup>C Bus | Title | 0/1000 I <sup>2</sup> C Ir | Issued<br>Modified | 2006-05-08<br>2006-11-2 | SKI<br>SKI | | | | |------------|----------------------------|---------------------|-------------------------|------------|---------------|--|----------| | FNP000/85 | 0/1000 1 C II | Mech. Eng. approved | | | | | | | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | | 0-00- | | | Mfg. approved | | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | power-one- | www.power-one.com | BCA20002-G | | 005 | | | | ## 5.2 FNP600/850/1000 I<sup>2</sup>C Supply (Slave) The FNP600/850/1000 Micro Controller is powered over the internal supply of the FNP600/850/1000. In case of AC failure or FNP600/850/1000 internal failure there is no power for the FNP600/850/1000 Micro Controller. This will have no influence on the I<sup>2</sup>C Bus, but the FNP600/850/1000 Micro Controller will not respond to the I2C Master. The FNP600/850/1000 Micro Controller will only replay to the I2C Master, if the Output Enable is connected to Logic Ground. #### **5.3** Device Address The first byte after the START condition on the Bus is the device address sent out by the Bus Master to determine which device is being selected. The I<sup>2</sup>C Bus allows 7-bit or 10-bit addressing. The FNP600/850/1000 Interface uses a 7-bit address mode as defined in the Philips I<sup>2</sup>C specification. Each FNP600/850/1000 device has to be assigned to a unique address. As shown below in Figure 5-3 Device Address the address byte is built up from three parts: - Bit 6, 7: These bits are always the same independent of any address line. - Bit 1...5: These bits depends how the Address line A0...A4 is connected on the backplane on the address decoder. These are logic 1 if open and logic 0 if wired to 0V (12V Standby RTN). - -Bit 0: This bit is the read/write bit (R=1/W=0) and determines the direction of the data from or to the Master. | | MSB | | | | | | | LSB | |-----------------|-----|-----|----------|-------|--------------------------|-------------------------|-------------------------|--------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | FNP600/850/1000 | 1 | 0 | | _ | 2 <sup>3</sup> + ADDR2*2 | 2 <sup>2</sup> +ADDR1*2 | 2 <sup>1</sup> +ADDR0+1 | direc. | | Device Address | | | (00001 1 | 1111) | | | | | | | fix | fix | | | | | | R/W | Figure 5-3 Device Address | Title | | | | | Issued | 2006-05-08 | SKI | |-------------|-----------------------------|---------------------|-----------|------------|---------------|------------|----------| | FNP600/85 | 50/1000 I <sup>2</sup> C Ir | Modified | 2006-11-2 | SKI | | | | | 1111 000/03 | 0/10001 C 11 | Mech. Eng. approved | | - | | | | | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | | 02002 | | | Mfg. approved | | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | power-one- | www.power-one.com | BCA20002-G | | 005 | | | | | | Address | Address | Address | Address | Address | Read/ | Device | Device | Device | |--------------------------------|---------|---------|---------|-------------|---------|-------|-----------|---------|---------| | | Line | Line | Line | Line | Line | Write | Address | Address | Address | | | ADDR4 | ADDR3 | ADDR2 | ADDR1 | ADDR0 | | [Bin] | [Hex] | [Dec] | | FNP600/850/1000 Device address | 0V | 0V | 0V | 0V | 0V | write | 1000'0010 | 82 | 130 | | FNP600/850/1000 Device address | 0V | 0V | 0V | 0V | 0V | read | 1000'0011 | 83 | 131 | | FNP600/850/1000 Device address | 0V | 0V | 0V | 0V | open | write | 1000'0100 | 84 | 132 | | FNP600/850/1000 Device address | 0V | 0V | 0V | 0V | open | read | 1000'0101 | 85 | 133 | | FNP600/850/1000 Device address | 0V | 0V | 0V | open | 0V | write | 1000'0110 | 86 | 134 | | FNP600/850/1000 Device address | 0V | 0V | 0V | open | 0V | read | 1000'0111 | 87 | 135 | | FNP600/850/1000 Device address | 0V | 0V | 0V | open | open | write | 1000'1000 | 88 | 136 | | FNP600/850/1000 Device address | 0V | 0V | 0V | open | open | read | 1000'1001 | 89 | 137 | | FNP600/850/1000 Device address | 0V | 0V | open | 0V | 0V | write | 1000'1010 | 8A | 138 | | FNP600/850/1000 Device address | 0V | 0V | open | 0V | 0V | read | 1000'1011 | 8B | 139 | | FNP600/850/1000 Device address | 0V | 0V | open | 0V | open | write | 1000'1100 | 8C | 140 | | FNP600/850/1000 Device address | 0V | 0V | open | 0V | open | read | 1000'1101 | 8D | 141 | | FNP600/850/1000 Device address | 0V | 0V | open | open | 0V | write | 1000'1110 | 8E | 142 | | FNP600/850/1000 Device address | 0V | 0V | open | open | 0V | read | 1000'1111 | 8F | 143 | | FNP600/850/1000 Device address | 0V | 0V | open | open | open | write | 1001'0000 | 90 | 144 | | FNP600/850/1000 Device address | 0V | 0V | open | open | open | read | 1001'0001 | 91 | 145 | | FNP600/850/1000 Device address | 0V | open | 0V | 0V | 0V | write | 1001'0010 | 92 | 146 | | FNP600/850/1000 Device address | 0V | open | 0V | 0V | 0V | read | 1001'0011 | 93 | 147 | | FNP600/850/1000 Device address | 0V | open | 0V | 0V | 0V | write | 1001'0100 | 94 | 148 | | | | | | | | | | | | | 2000/030/1000 Device adding | | | | <del></del> | open | WITE | | | | | FNP600/850/1000 Device address | open | open | open | 0V | open | write | 1011'1100 | BC | 188 | | FNP600/850/1000 Device address | open | open | open | 0V | open | read | 1011'1101 | BD | 189 | | FNP600/850/1000 Device address | open | open | open | open | 0V | write | 1011'1110 | BE | 190 | | FNP600/850/1000 Device address | open | open | open | open | 0V | read | 1011'1111 | BF | 191 | | FNP600/850/1000 Device address | open | open | open | open | open | write | 1011'1111 | BE | 190 | | FNP600/850/1000 Device address | open | open | open | open | open | read | 1011'1111 | BF | 191 | Figure 5-4 Device Address Table Example: On the backplane ADDR4, ADDR2 and ADDR0 are connected to 0V and ADDR3 and ADDR1 are left open, you will have the following device address to read a byte from the FNP: | | MSB | | | | | | | LSB | |-----------------------------------|-----|-----|---------|-------|----------|-------|----------|-----| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | $0*2^4$ | +1*23 | $+0*2^2$ | +1*21 | + 0 + 1= | | | FNP600/850/1000<br>Device address | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | | | fix | fix | ADDR4 | ADDR3 | ADDR2 | ADDR1 | ADDR0 | R | $$->1001'0111_{Bin}=97_{Hex}=151_{Dec}$$ | Title | | Issued | 2006-05-08 | SKI | | | | |-------------|-----------------------------|---------------------|------------|------------|---------------|--|----------| | FNP600/85 | 50/1000 I <sup>2</sup> C Ir | Modified | 2006-11-2 | SKI | | | | | 1111 000/03 | 0/10001 C 11 | Mech. Eng. approved | | | | | | | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | | 02002 | | | Mfg. approved | | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | power-one- | www.power-one.com | BCA20002-G | | 005 | | | | ### 5.4 I<sup>2</sup>C Bus Master and clock (SCL) speed The I<sup>2</sup>C Bus Master controls communications between the Master and all I<sup>2</sup>C devices connected to the bus. If during an I<sup>2</sup>C communication cycle the FNP600/850/1000 is interrupted by an internal service interrupt, the FNP600/850/1000 will hold the SCL line low to force the master into a wait state. Data transfer will continue when the FNP600/850/1000 releases the SCL line. Please note if the I<sup>2</sup>C bus is communicating with a clock frequency slower than 5 kHz, the SCL line will not be held low. #### 5.5 Maximum and minimum values for Pull-Up resisters For I<sup>2</sup>C-bus systems, the values of the Pull-Up resistors depend on the following parameters: - Supply voltage - Bus capacitance - Number of connected devices (input current + leakage current). The supply voltage limits the minimum value of the Pull-Up resistor due to the specified minimum sink current of 3mA. On a 5V supply, this makes $R_{min}=5V/3mA=1.7k\Omega$ . The bus capacitance is the total capacitance of wire, connections and pins. This capacitance limits the maximum value of the Pull-Up resister due to the specified rise time. For a System with 300pF capacitance (three FNP600/850/1000 at 60pF and a wire capacitance of 120pF) $\mathbf{R}_{max}$ =3.5k $\mathbf{\Omega}$ . For further information concerning the Pull-Up resister, refer to: I<sup>2</sup>C Bus specification, 16.1 Maximum and minimum values of resistors Rp and Rs for Standard-mode I2C-bus devices. | Title | 50/1000 I <sup>2</sup> C Ir | Issued<br>Modified | 2006-05-08<br>2006-11-2 | SKI<br>SKI | | | | |------------|-----------------------------|---------------------|-------------------------|------------|---------------|-----|--| | TMT 000/03 | 0/10001 C 11 | Mech. Eng. approved | | | | | | | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | 112411 | 02002 | | | Mfg. approved | | | | | | Drawing No. | | Revision | | | | | power-one- | www.power-one.com | A4 | 8/16 | BCA20002-G | | 005 | | #### 6 SW Protocol The data are organized like a serial I<sup>2</sup>C EEPROM. Therefore each EEPROM address has defined data; this definition is documented in the I2C table for each model. There are three different message formats implemented in the FNP600/850/1000: - -Read a byte - -Read a block - -Write a byte | Title | 0/1000 T <sup>2</sup> C T | Issued<br>Modified | 2006-05-08<br>2006-11-2 | SKI<br>SKI | | | | |--------------------------------------------------------|---------------------------|--------------------|-------------------------|-------------|---------------------|----------|-----| | FNP600/850/1000 I <sup>2</sup> C Interface Programming | | | | | Mech. Eng. approved | | | | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | | 02002 | | | Mfg. approved | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | | www.power-one.com | | A4 | | 9/16 | BCA20002-G | | 005 | #### 6.1 How to Read a byte - 1) "Start condition" from Master - 2) Master sends "Device address" with "write attribute" - 3) "Acknowledge" from Slave device (FNP600/850/1000) - 4) Master sends "EEPROM address" - 5) "Acknowledge" from Slave device (FNP600/850/1000) - 6) "Repeated start" from Master (Sr/S) - 7) Master sends "Device address" with "read attribute" - 8) "Acknowledge" from Slave device (FNP600/850/1000) - 9) Slave sends "Data byte" - 10) "Not Acknowledge" from Master (power management system) - 11) "Stop condition" from Master Master Slave (FNP600/850/1000) | Title | | | | | Issued | 2006-05-08 | SKI | |-------------|----------------------------|---------------------|-----------|-------------|---------------|------------|-----| | FNP600/85 | 0/1000 I <sup>2</sup> C In | Modified | 2006-11-2 | SKI | | | | | 1111 000/05 | 0/1000 I C III | Mech. Eng. approved | - | - | | | | | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | | 0.2002 | | | Mfg. approved | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | | power-one- | www.power-one.com | A4 | | 10/16 | BCA20002-G | | 005 | #### 6.2 How to read a block - 1) "Start condition" from Master - 2) Master sends "Device address" with "write attribute" - 3) "Acknowledge" from Slave device (FNP600/850/1000) - 4) Master sends "EEPROM address" - 5) "Acknowledge" from Slave device (FNP600/850/1000) - 6) "Repeated start" from Master (Sr/S) - 7) Master sends "Slave address" with "read attribute" - 8) "Acknowledge" from Slave device (FNP600/850/1000) - 9) Slave sends "Data byte" - 10) "Acknowledge" from Master (power management system) n-time repetition of step 9) and 10) - 11) Slave sends "Data byte" - 12) "Not Acknowledge" from Master (power management system) - 13) "Stop condition" from Master Master Slave (FNP600/850/1000 ) | Title | | Issued | 2006-05-08 | SKI | | | | |--------------------------------------------------------|-----------------------------|--------------------|------------|-------------|---------------------|----------|--| | FNP600/85 | (0/1000 T <sup>2</sup> C Tr | Modified | 2006-11-2 | SKI | | | | | FNP600/850/1000 I <sup>2</sup> C Interface Programming | | | | | Mech. Eng. approved | | | | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | | 02002 | | | Mfg. approved | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | | www.power-one.com | A4 | | 11/16 | BCA20002-G | | 005 | | #### 6.3 How to write a byte - 1) "Start condition" from Master - 2) Master sends "Slave address" with "write attribute" - 3) "Acknowledge" from Slave device (FNP600/850/1000) - 4) Master sends "EEPROM address" - 5) "Acknowledge" from Slave device (FNP600/850/1000) - 6) Master sends "Data byte" - 7) "Acknowledge" from Slave device (FNP600/850/1000) - 8) "Stop condition" from Master - 9) Wait min. 8ms to write next byte (EEPROM write time) Master Slave (FNP600/850/1000 ) | FNP600/850/1000 I <sup>2</sup> C In Man | | ace Pr | ogramming | |-----------------------------------------|------|--------|-----------| | ^ | Size | Scale | Sheet | | Issued | 2006-05-08 | SKI | |---------------------|------------|------------| | Modified | 2006-11-2 | SKI | | Mech. Eng. approved | - | | | Marketing approved | 2006-11-2 | J. Carroll | | Mfg. approved | | | | Drawing No. | | Revision | www.power-one.com om A4 Scale 12/16 BCA20002-G Revision **005** ## 7 Setting the Output Voltage After writing the new Output Voltage value you have to disable and enable (SW or HW) the unit before the new Output Voltage will be set. Figure 7-1 Setting the Output Voltage | Title | | Issued | 2006-05-08 | SKI | | | | |--------------------------------------------------------|----------------------------|--------------------|------------|------------|---------------------|--|----------| | FNP600/85 | 0/1000 I <sup>2</sup> C In | Modified | 2006-11-2 | SKI | | | | | FNP600/850/1000 I <sup>2</sup> C Interface Programming | | | | | Mech. Eng. approved | | | | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | | 02002 | | | Mfg. approved | | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | power-one— | www.power-one.com | A4 | | 13/16 | BCA20002-G | | 005 | ## 8 Power-One I<sup>2</sup>C Interface tool The Power-One $I^2C$ – Management Software (HZZ02002SW, <u>www.power-one.com</u>) demonstrates all the $I^2C$ interface features of the FNP600/850/1000. Figure 8-1 Screenshot FNP600/850/1000 Power-One $I^2C$ – Management Software supports two $I^2C$ converters: | FNP600/85 | 50/1000 I <sup>2</sup> C Ir | Issued Modified Mech. Eng. approved | 2006-05-08<br>2006-11-2<br> | SKI<br>SKI<br><br>J. Carroll | | | | |-------------------|-----------------------------|-------------------------------------|-----------------------------|------------------------------|-----------------------------------|-----------|------------| | | Man | uai | | | Marketing approved Mfg. approved | 2006-11-2 | J. Carroll | | Size | | | Scale | Sheet | Drawing No. | | Revision | | www.power-one.com | A4 | | 14/16 | BCA20002-G | | 005 | | All rights strictly reserved. Reproduction or issue to third parties in any form is not permitted without written authority from Power-One. Figure 8-2 HZZ02002G to FNP600/850/1000 setup Plug one or more FNP600/850/1000 into the power shelf, connect the HZZ02002G to the power shelf, connect on the other side of the HZZ02002G the "Output inhibit(PSU1-5)" Pin12 to "Logic Ground" Pin28 to enable the Unit and Power up the FNP60/850/1000. Power Shelf Number to the according FNP60/850/1000 Model: | FNP600/850/1000 Model | Power Shelf Number | |-----------------------|--------------------| | FNP600-12 | FNR-5-12G | | FNP850-12 | FNR-5-12G | | FNP600-48 | FNR-5-48G | | FNP1000-48 | FNR-5-48G | Figure 8-3 Power Shelf Number to the according FNP600/850/1000 Model The I<sup>2</sup>C device address will be according the Dip-Switch on the Power Shelf, the I2C address will be found automatic by the Software. (HZZ02002SW). In your final application the I<sup>2</sup>C master will be a Micro Computer or an FPGA with an I<sup>2</sup>C interface. That makes it easy and inexpensive to use the interface. | Title | | Issued | 2006-05-08 | SKI | | | | |--------------------------------------------------------|-----------------------------|--------------------|------------|-------------|---------------------|----------|-----| | FNP600/85 | (0/1000 T <sup>2</sup> C Tr | Modified | 2006-11-2 | SKI | | | | | FNP600/850/1000 I <sup>2</sup> C Interface Programming | | | | | Mech. Eng. approved | | | | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | | 02002 | | | Mfg. approved | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | | www.power-one | www.power-one.com | A4 | | 15/16 | BCA20002-G | | 005 | ### 9 Bibliography -Philips Semiconductors, The I 2C-BUS Specification, V.2.1, Document order number: 9398 393 40011 www.semiconductors.philips.com/ acrobat/literature/9398/39340011.pdf -Philips SemiconductorsI2C Handbook www.semiconductors.philips.com/ acrobat/various/philips i2c handbook.pdf - -Power-One, FNP600/850/1000 Data-Sheet - -Power-One, FNP600/850/1000 EEPROM Table ## 10 Figure Index | Figure 2-1 Characteristic | 1 | |--------------------------------------------------------------------------------------|---| | Figure 5-1 System Overview | 4 | | Figure 5-2 Recommended connecting of the FNP600/850/1000 to the I <sup>2</sup> C Bus | 5 | | Figure 5-3 Device Address | | | Figure 5-4 Device Address Table | | | Figure 6-1: Data Organization | | | Figure 8-1 Screenshot FNP600/850/1000 | | | Figure 8-2 HZZ02002G to FNP600/850/1000 setup | | | Figure 8-3 Power Shelf Number to the according FNP600/850/1000 Model | | ## 11 Glossary μC Micro Controller Bin Value in binary number system Dec Value in decimal number system EEPROM Electrically Erasable Programmable Read Only Memory Hex Value in hexadecimal number system I<sup>2</sup>C Bus Inter-Integrated Circuit Bus kHz SI unit of frequency: $Hertz(1/s) * 10^3$ LSB Least significant bit MFG Manufacturing MSB Most significant bit pF SI unit of Capacitance: farad( $kg^{-1} \cdot m^{-2} \cdot A^2 \cdot s4$ ) \* $10^{-12}$ SCL serial clock line SDA serial data line | Title | | Issued | 2006-05-08 | SKI | | | | |--------------------------------------------------------|-----------------------------|--------------------|------------|-------------|---------------------|----------|-----| | FNP600/85 | (0/1000 T <sup>2</sup> C Tr | Modified | 2006-11-2 | SKI | | | | | FNP600/850/1000 I <sup>2</sup> C Interface Programming | | | | | Mech. Eng. approved | | | | | Man | Marketing approved | 2006-11-2 | J. Carroll | | | | | | | 02002 | | | Mfg. approved | | | | | Size | Scale | Sheet | Drawing No. | | Revision | | | www.power-one.com | | A4 | | 16/16 | BCA20002-G | | 005 |