# **inter<sub>sil</sub>**

# DATASHEET

# **Low-Cost Isolated RS-485 Transceiver**

### ISL32704E

The <u>ISL32704E</u> is a galvanically isolated, differential bus transceiver designed for bidirectional data transmission and meeting the RS-485 and RS-422 standards for balanced communication. Each of the bus terminals, A and B, is protected against  $\pm$ 15kV ESD strikes without latch-up.

The device uses Giant Magnetoresistance (GMR) as isolation technology. A unique ceramic/polymer composite barrier provides excellent isolation and virtually unlimited barrier life.

The part is available in a 16 Ld QSOP package, offering unprecedented miniaturization.

The ISL32704E delivers a minimum differential output voltage of 1.5V into a  $54\Omega$  differential load for excellent data integrity over long cable lengths.

The device is compatible with 3V and 5V input supplies, allowing interface to standard microcontrollers without additional level shifting.

Current limiting and thermal shutdown features protect against output short circuits and bus contention that may cause excessive power dissipation. Receiver inputs feature a "fail-safe if open" design, ensuring a logic high R-output if A/B are floating.

# **Related Literature**

- · For a full list of related documents, visit our website
  - ISL32704E product page

### **Features**

- 4Mbps data rate
- 2.5kV<sub>RMS</sub> isolation per UL 1577
- 600V<sub>RMS</sub> working voltage per VDE 0884
- 3V to 5V power supplies
- · Single unit load allows up to 32 devices on the bus
- 50kV/µs (typical), 30kV/µs (minimum) common-mode transient immunity
- · 44000 years barrier life
- 15kV ESD bus-pin protection
- Low EMC footprint
- Thermal shutdown protection
- -40°C to +85°C temperature range
- Meets or exceeds ANSI RS-485
- 16 Ld QSOP Package
- UL 1577 recognized
- VDE V0884-11 certification pending

### Applications

- Factory automation
- · Security networks
- · Building environmental control systems
- · Industrial/process control networks
- · Level translators (i.e., RS-232 to RS-485)



FIGURE 1. TYPICAL ISOLATED HIGH-SPEED RS-485 APPLICATION

# **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3) | PART MARKING     | TEMP. RANGE<br>(°C) | PACKAGE<br>(RoHS COMPLIANT) | PKG. DWG. # |
|--------------------------------|------------------|---------------------|-----------------------------|-------------|
| ISL32704EIAZ                   | 32704EIAZ        | -40 to +85          | 16 Ld QSOP                  | M16.15B     |
| ISL32704EVAL1Z                 | Evaluation Board |                     | ·                           | ·           |

NOTES:

1. Add "-T7A" suffix for 250 unit tape and reel option. Refer to TB347 for details on reel specifications.

2. These Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

3. For Moisture Sensitivity Level (MSL), see product information page for ISL32704E. For more information on MSL, see tech brief TB363.

# **Pin Configuration**



### **Truth Table**

| TRANSMITTING |    |   |       |         |        |  |  |
|--------------|----|---|-------|---------|--------|--|--|
| INPUTS       |    |   |       | OUTPUTS |        |  |  |
| RE           | DE | D | ISODE | В       | А      |  |  |
| х            | 1  | 1 | 1     | 0       | 1      |  |  |
| х            | 1  | 0 | 1     | 1       | 0      |  |  |
| 0            | 0  | х | 0     | High-Z  | High-Z |  |  |
| 1            | 0  | х | 0     | High-Z  | High-Z |  |  |

### **Truth Table**

| RECEIVING |        |                     |        |  |  |
|-----------|--------|---------------------|--------|--|--|
|           | INPUTS |                     |        |  |  |
| RE        | DE     | A-B                 | R      |  |  |
| 0         | 0      | ≥0.2V               | 1      |  |  |
| 0         | 0      | ≤-0.2V              | 0      |  |  |
| 0         | 0      | Inputs Open/Shorted | 1      |  |  |
| 1         | 1      | х                   | High-Z |  |  |
| 1         | 0      | Х                   | High-Z |  |  |

# **Pin Descriptions**

| PIN NUMBER | PIN<br>NAME       | FUNCTION                                                                                                                                                                                                                                     |
|------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | V <sub>DD1</sub>  | Input power supply.                                                                                                                                                                                                                          |
| 2          | R                 | Receiver output. R is high when A-B $\ge$ 200mV, and when A and B are floating. R is low when A-B $\le$ -200mV.                                                                                                                              |
| 3          | GND1              | Input power supply ground return. Dual ground pins are connected internally.                                                                                                                                                                 |
| 4          | RE                | Receiver output enable. R is enabled when $\overline{RE}$ is low. R is high impedance when $\overline{RE}$ is high. If the Rx enable function is not required, connect $\overline{RE}$ directly to GND <sub>1</sub> .                        |
| 5          | DE                | Driver output enable. The driver outputs, A and B, are enabled when DE is high. They are high impedance when DE is low. If the Tx enable function is not required, connect DE to $V_{DD1}$ (pin 1) through a $1k\Omega$ or greater resistor. |
| 6          | D                 | Driver input. A low on D forces output A low and output B high. A high on D forces output A high and output B low.                                                                                                                           |
| 7, 8       | NC                | No internal connection.                                                                                                                                                                                                                      |
| 9          | Α                 | $\pm$ 15kV ESD protected, non-inverting bus terminal. This pin is the noninverting receiver input when DE = 0 and the noninverting driver output when DE = 1.                                                                                |
| 10         | В                 | $\pm$ 15kV ESD protected, inverting bus terminal. This pin is the inverting receiver input when DE = 0 and the inverting driver output when DE = 1.                                                                                          |
| 11         | V <sub>DD2X</sub> | Transceiver power supply. Connect to V <sub>DD2</sub> (pin 16).                                                                                                                                                                              |
| 12         | XDE               | External driver enable. Allows for enabling the driver from the bus side. Connect this pin to ISODE to control the driver from the controller side. This pin must not be left floating.                                                      |
| 13         | ISOR              | Isolated receiver output for test purpose only. This pin is used for testing and should be left unconnected.                                                                                                                                 |
| 14         | GND <sub>2</sub>  | Output power supply ground return. Dual ground pins are connected internally.                                                                                                                                                                |
| 15         | ISODE             | Isolated DE output.                                                                                                                                                                                                                          |
| 16         | V <sub>DD2</sub>  | Isolator output power supply.                                                                                                                                                                                                                |

# **Typical Operating Circuit**



FIGURE 2. TYPICAL OPERATING CIRCUIT

#### Absolute Maximum Ratings (Note 16)

| Supply Voltages ( <u>Note 6</u> )    |                                          |
|--------------------------------------|------------------------------------------|
| V <sub>DD1</sub> to GND <sub>1</sub> | 0.5V to +7V                              |
| V <sub>DD2</sub> to GND <sub>2</sub> |                                          |
| Input Voltages, D, DE, RE            | 0.5V to (V <sub>DD1</sub> +0.5V)         |
| Input/Output Voltages                |                                          |
| Α, Β                                 |                                          |
| R                                    |                                          |
| Short-Circuit Duration, A, B         | Continuous                               |
| ESD Rating                           | . See <u>"ESD PERFORMANCE" on page 5</u> |
|                                      |                                          |

#### **Thermal Information**

| Thermal Resistance (Typical)                     | θ <sub>JA</sub> (°C∕W) | θ <b>JC</b> (°C∕W) |
|--------------------------------------------------|------------------------|--------------------|
| 16 Ld QSOP Package ( <u>Notes 4</u> , <u>5</u> ) | 60                     | 10                 |
| Maximum Junction Temperature (Plastic Pac        | kage)55                | 5°C to +150°C      |
| Maximum Storage Temperature Range                |                        | 5°C to +150°C      |
| Maximum Power Dissipation (QSOP)                 |                        | 675mW              |
| Solder Profile F                                 | Per JEDEC J-ST         | D-020C, MSL1       |
| Pb-Free Reflow Profile                           |                        | see <u>TB493</u>   |

#### **Recommended Operating Conditions**

#### Supply Voltages

| Supply voltages                                                             |                          |
|-----------------------------------------------------------------------------|--------------------------|
| V <sub>DD1</sub>                                                            | 3.0V to 5.5V             |
| V <sub>DD2</sub> , V <sub>DD2X</sub>                                        | 4.5V to 5.5V             |
| High-Level Digital Input Voltage, VIH                                       |                          |
| V <sub>DD1</sub> = 3.3V                                                     | 2.4V to V <sub>DD1</sub> |
| V <sub>DD1</sub> = 5.0V                                                     | 3.0V to V <sub>DD1</sub> |
| Low-Level Digital Input Voltage, V <sub>IL</sub>                            | 0V to 0.8V               |
| Input Voltage at any Bus Terminal                                           |                          |
| (separately or common-mode), V <sub>I.</sub> V <sub>IC</sub>                | 7V to 12V                |
| Differential Input Voltage ( <u>Note 7</u> ), V <sub>ID</sub>               | 7V to 12V                |
| High-Level Output Current (Driver), I <sub>OH</sub>                         | 60mA                     |
| High-Level Digital Output Current (Receiver), IOH                           | 8mA                      |
| Low-Level Output Current (Driver), IOL                                      | 60mA                     |
| Low-Level Digital Output Current (Receiver), IOL                            |                          |
| Junction Temperature, T <sub>1</sub>                                        | 40°C to +100°C           |
| Ambient Operating Temperature, TA                                           | -40°C to +85°C           |
| Digital Input Signal Rise and Fall Times, t <sub>IR</sub> , t <sub>IF</sub> |                          |
|                                                                             |                          |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:

- 4. θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See Tech Brief <u>TB379</u>.
- 5. For  $\theta_{\mbox{\rm JC}}$  the "case temp" location is the center of the ceramic on the package underside.

### **Electrical Specifications** Test Conditions: $T_{MIN}$ to $T_{MAX}$ , $V_{DD1} = V_{DD2} = 4.5V$ to 5.5V; unless otherwise stated

| (see | (N | ote | <u>6</u> ). |
|------|----|-----|-------------|
| •    | ·  |     |             |

| PARAMETER                                                                       | SYMBOL           | L TEST CONDITIONS                      |                                            | MIN  | TYP  | MAX       | UNIT |
|---------------------------------------------------------------------------------|------------------|----------------------------------------|--------------------------------------------|------|------|-----------|------|
| DC CHARACTERISTICS                                                              |                  | 1                                      |                                            | 4    | 1    |           |      |
| Driver Line Output Voltage (V <sub>A</sub> , V <sub>B</sub> ) ( <u>Note 6</u> ) | vo               | No load                                |                                            |      |      | $V_{DD2}$ | v    |
| Driver Differential Output Voltage (Note 7)                                     | V <sub>OD1</sub> | No load                                |                                            |      |      | $V_{DD2}$ | v    |
| Driver Differential Output Voltage (Note 7)                                     | V <sub>OD2</sub> | $R_L = 54\Omega$                       |                                            | 1.5  | 2.3  | $V_{DD2}$ | v    |
| Change in Magnitude of Differential Output Voltage (Note 12)                    | $\Delta V_{OD}$  | R <sub>L</sub> = 54Ω or 10             | Ω00                                        |      | 0.01 | 0.2       | v    |
| Driver Common-Mode Output Voltage                                               | v <sub>oc</sub>  | $R_L = 54\Omega \text{ or } 100\Omega$ |                                            |      |      | 3         | v    |
| Change in Magnitude of Driver Common-Mode Output Voltage ( <u>Note 12</u> )     | $\Delta V_{OC}$  | R <sub>L</sub> = 54Ω or 100Ω           |                                            |      | 0.01 | 0.20      | v    |
| Bus Input Current (A, B) ( <u>Notes 9, 13</u> )                                 | I <sub>IN2</sub> | DE = OV                                | V <sub>IN</sub> = 12V                      |      |      | 1         | mA   |
|                                                                                 |                  |                                        | V <sub>IN</sub> = -7V                      | -0.8 |      |           | mA   |
| High-Level Input Current (D, DE, RE)                                            | Iн               | V <sub>I</sub> = 3.5V                  | I                                          |      |      | 10        | μA   |
| Low-Level Input Current (D, DE, RE)                                             | ١ <sub>IL</sub>  | V <sub>I</sub> = 0.4V                  |                                            | -10  |      |           | μA   |
| Absolute Short-Circuit Output Current                                           | los              | $DE = V_{DD1}, -7V_{DD1}$              | / ≤ V <sub>A</sub> or V <sub>B</sub> ≤ 12V |      |      | ±250      | mA   |
| Supply Current                                                                  | I <sub>DD1</sub> | $V_{DD1} = 5V$                         |                                            |      | 4    | 6         | mA   |
|                                                                                 |                  | V <sub>DD1</sub> = 3.3V                |                                            |      | 3    | 4         | mA   |
| Positive-Going Input Threshold Voltage                                          | V <sub>TH+</sub> | -7V ≤ V <sub>CM</sub> ≤ 12V            |                                            |      |      | 200       | mV   |
| Negative-Going Input Threshold Voltage                                          | V <sub>TH-</sub> | $-7V \le V_{CM} \le 12$                | 2V                                         | -200 |      |           | mV   |
| Receiver Input Hysteresis                                                       | V <sub>HYS</sub> | V <sub>CM</sub> = OV                   |                                            |      | 70   |           | mV   |

#### Electrical Specifications Test Conditions: T<sub>MIN</sub> to T<sub>MAX</sub>, V<sub>DD1</sub> = V<sub>DD2</sub> = 4.5V to 5.5V; unless otherwise stated

#### (see (Note 6). (Continued)

| PARAMETER                                      | SYMBOL              | TEST CONDITIONS                                                        | MIN                    | TYP       | MAX | UNIT  |
|------------------------------------------------|---------------------|------------------------------------------------------------------------|------------------------|-----------|-----|-------|
| Differential Bus Input Capacitance             | C <sub>D</sub>      |                                                                        |                        | 9         | 12  | pF    |
| Receiver Output High Voltage                   | V <sub>OH</sub>     | I <sub>0</sub> = -20μA, V <sub>ID</sub> = -50mV                        | V <sub>DD1</sub> - 0.2 | $V_{DD1}$ |     | v     |
| Receiver Output Low Voltage                    | V <sub>OL</sub>     | I <sub>0</sub> = +20μA, V <sub>ID</sub> = -200mV                       |                        |           | 0.2 | v     |
| High impedance Output Current                  | I <sub>OZ</sub>     | $0.4V \le V_0 \le (V_{DD2} - 0.5)$                                     | -1                     |           | 1   | μA    |
| Receiver Input Resistance                      | R <sub>IN</sub>     | $-7V \le V_{CM} \le 12V$                                               | 12                     |           |     | kΩ    |
| Supply Current                                 | I <sub>DD2</sub>    | DE = V <sub>DD1</sub> , no load                                        |                        | 5         | 16  | mA    |
| ESD PERFORMANCE                                |                     |                                                                        |                        |           | I.  |       |
| RS-485 Bus Pins (A, B)                         |                     | Human Body Model Discharge to GND <sub>2</sub>                         |                        | ±15       |     | kV    |
| All Pins (R, RE, D, DE)                        |                     | Human Body Model Discharge to GND <sub>1</sub>                         |                        | ±2        |     | kV    |
| SWITCHING CHARACTERISTICS                      | L                   | 1                                                                      |                        |           |     |       |
| V <sub>DD1</sub> = 5V, V <sub>DD2</sub> = 5V   |                     |                                                                        |                        |           |     |       |
| Data Rate                                      | DR                  | $R_L = 54\Omega, C_L = 50pF$                                           | 4                      |           |     | Mbps  |
| Propagation Delay ( <u>Notes 7, 14</u> )       | t <sub>PD</sub>     | V <sub>0</sub> = -1.5V to 1.5V, C <sub>L</sub> = 15pF                  |                        | 48        | 150 | ns    |
| Pulse Skew (Notes 7, 15)                       | t <sub>SK</sub> (P) | V <sub>0</sub> = -1.5V to 1.5V, C <sub>L</sub> = 15pF                  |                        | 6         | 15  | ns    |
| Output Enable Time to High Level               | t <sub>PZH</sub>    | C <sub>L</sub> = 15pF                                                  |                        | 33        | 50  | ns    |
| Output Enable Time to Low Level                | t <sub>PZL</sub>    | C <sub>L</sub> = 15pF                                                  |                        | 33        | 50  | ns    |
| Output Disable Time from High Level            | t <sub>PHZ</sub>    | C <sub>L</sub> = 15pF                                                  |                        | 33        | 50  | ns    |
| Output Disable Time from Low Level             | t <sub>PLZ</sub>    | C <sub>L</sub> = 15pF                                                  |                        | 33        | 50  | ns    |
| Common-Mode Transient Immunity                 | CMTI                | V <sub>CM</sub> = 1500 V <sub>DC</sub> , t <sub>TRANSIENT</sub> = 25ns | 30                     | 50        |     | kV/µs |
| V <sub>DD1</sub> = 3.3V, V <sub>DD2</sub> = 5V |                     |                                                                        |                        |           | I.  |       |
| Data Rate                                      | DR                  | $R_L = 54\Omega, C_L = 50pF$                                           | 4                      |           |     | Mbps  |
| Propagation Delay ( <u>Notes 8, 14</u> )       | t <sub>PD</sub>     | V <sub>0</sub> = -1.5V to 1.5V, C <sub>L</sub> = 15pF                  |                        | 48        | 150 | ns    |
| Pulse Skew ( <u>Notes 8, 15</u> )              | t <sub>SK</sub> (P) | V <sub>0</sub> = -1.5V to 1.5V, C <sub>L</sub> = 15pF                  |                        | 6         | 20  | ns    |
| Output Enable Time to High Level               | t <sub>PZH</sub>    | C <sub>L</sub> = 15pF                                                  |                        | 33        | 50  | ns    |
| Output Enable Time to Low Level                | t <sub>PZL</sub>    | C <sub>L</sub> = 15pF                                                  |                        | 33        | 50  | ns    |
| Output Disable Time from High Level            | t <sub>PHZ</sub>    | C <sub>L</sub> = 15pF                                                  |                        | 33        | 50  | ns    |
| Output Disable Time from Low Level             | t <sub>PLZ</sub>    | C <sub>L</sub> = 15pF                                                  |                        | 33        | 50  | ns    |
| Common-Mode Transient Immunity                 | СМТІ                | V <sub>CM</sub> = 1500 V <sub>DC</sub> , t <sub>TRANSIENT</sub> = 25ns | 30                     | 50        |     | kV/μs |

NOTES: (applies to both driver and receiver sections)

6. All voltages on the isolator primary side are with respect to GND1. All line voltages and common-mode voltages on the isolator secondary or bus side are with respect to GND2.

- 7. Differential I/O voltage is measured at the noninverting bus terminal A with respect to the inverting terminal B.
- 8. Skew limit is the maximum propagation delay difference between any two devices at +25°C.
- 9. The power-off measurement in ANSI Standard EIA/TIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.
- 10. All typical values are at  $V_{DD1}$ ,  $V_{DD2}$  = 5V or  $V_{DD1}$  = 3.3V and  $T_A$  = +25°C.
- **11**.  $-7V < V_{CM} < 12V$ ;  $4.5 < V_{DD} < 5.5V$ .
- 12.  $\Delta V_{OD}$  and  $\Delta V_{OC}$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$  respectively, that occur when the input is changed from one logic state to the other.
- 13. This applies for both power-on and power-off; refer to ANSI standard RS-485 for exact condition. The EIA/TIA-422 -B limit does not apply for a combined driver and receiver terminal.
- 14. Includes 10ns read enable time. Maximum propagation delay is 25ns after read assertion.
- 15. Pulse skew is defined as  $|t_{PLH} t_{PHL}|$  of each channel.
- 16. The relevant test and measurement methods are given in the "Electromagnetic Compatibility" on page 7.
- 17. External magnetic field immunity is improved by this factor if the field direction is "end-to-end" rather than "pin-to-pin" (see diagram in <u>"Electromagnetic Compatibility" on page 7</u>).

### **Insulation Specifications**

| PARAMETER                                     | SYMBOL          | TEST CONDITIONS                                         | MIN  | TYP               | MAX | UNIT              |
|-----------------------------------------------|-----------------|---------------------------------------------------------|------|-------------------|-----|-------------------|
| Creepage Distance (External)                  |                 | Per IEC 60601                                           | 3.2  |                   |     | mm                |
| Total Barrier Thickness (Internal)            |                 |                                                         | 12   | 13                |     | μm                |
| Barrier Resistance                            | R <sub>IO</sub> | 500V                                                    |      | >10 <sup>14</sup> |     | Ω                 |
| Barrier Capacitance                           | CIO             | f = 1MHz                                                |      | 7                 |     | pF                |
| Leakage Current                               |                 | 240V <sub>RMS</sub> , 60Hz                              |      | 0.2               |     | μΑ <sub>RMS</sub> |
| Comparative Tracking Index                    | СТІ             | Per IEC 60112                                           | ≥175 |                   |     | V <sub>RMS</sub>  |
| High Voltage Endurance                        | V <sub>IO</sub> | At maximum operating temperature                        | 1000 |                   |     | V <sub>RMS</sub>  |
| (Maximum Barrier Voltage for Indefinite Life) |                 |                                                         | 1500 |                   |     | V <sub>DC</sub>   |
| Barrier Life                                  |                 | 100 °C, 1000V <sub>RMS</sub> , 60% CL activation energy |      | 44000             |     | Years             |

### Magnetic Field Immunity (Note 16)

| PARAMETER                                      | SYMBOL           | TEST CONDITIONS      | MIN  | ТҮР  | MAX | UNIT |
|------------------------------------------------|------------------|----------------------|------|------|-----|------|
| V <sub>DD1</sub> = 5V, V <sub>DD2</sub> = 5V   |                  |                      |      |      |     |      |
| Power Frequency Magnetic Immunity              | H <sub>PF</sub>  | 50Hz/60Hz            | 2800 | 3500 |     | A/m  |
| Pulse Magnetic Field Immunity                  | H <sub>PM</sub>  | t <sub>P</sub> = 8µs | 4000 | 4500 |     | A/m  |
| Damped Oscillatory Magnetic Field              | H <sub>OSC</sub> | 0.1Hz to 1MHz        | 4000 | 4500 |     | A/m  |
| Cross-Axis Immunity Multiplier (Note 17)       | К <sub>X</sub>   |                      |      | 2.5  |     | A/m  |
| V <sub>DD1</sub> = 3.3V, V <sub>DD2</sub> = 5V | H                |                      |      | 1 1  | 1   |      |
| Power Frequency Magnetic Immunity              | H <sub>PF</sub>  | 50Hz/60Hz            | 1000 | 1500 |     | A/m  |
| Pulse Magnetic Field Immunity                  | H <sub>PM</sub>  | t <sub>P</sub> = 8μs | 1800 | 2000 |     | A/m  |
| Damped Oscillatory Magnetic Field              | H <sub>OSC</sub> | 0.1Hz to 1MHz        | 1800 | 2000 |     | A/m  |
| Cross-Axis Immunity Multiplier (Note 17)       | К <sub>X</sub>   |                      |      | 2.5  |     | A/m  |

# **Safety and Approvals**

### VDE V 0884-11 (Certification Pending)

Basic Isolation Grade; File Number: Certifications pending

- Working voltage (V<sub>IORM</sub>) 600V<sub>RMS</sub> (848V<sub>PK</sub>); basic insulation, pollution degree 2
- Transient overvoltage (V<sub>IOTM</sub>) 4000 V<sub>PK</sub>
- Each part tested at 1590V  $_{\mbox{PK}}$  for 1s, 5pC partial discharge limit
- Samples tested at  $4000V_{PK}$  for 60s, then  $1358V_{PK}$  for 10s with 5pC partial discharge limit

| SYMBOL         | SAFETY-LIMITING VALUES                           | VALUE | UNIT |
|----------------|--------------------------------------------------|-------|------|
| Τ <sub>S</sub> | Safety Rating Ambient Temperature                | 180   | °C   |
| PS             | Safety Rating Power (180°C)                      | 270   | mW   |
| ۱ <sub>S</sub> | Supply Current Safety Rating (total of supplies) | 54    | mA   |

### UL 1577

Basic Isolation Grade; Component Recognition Program File Number: E207481

- Working voltage (V<sub>IORM</sub>) 600V<sub>RMS</sub> (848V<sub>PK</sub>); basic insulation, pollution degree 2
- Transient overvoltage (VIOTM) 4000VPK
- Each part tested at 3000 V<sub>RMS</sub> (4243V<sub>PK</sub>) for 1s
- Each lot samples tested at 2500  $V_{\mbox{RMS}}\,(3536V_{\mbox{PK}})$  for 60s

# **Electromagnetic Compatibility**

The ISL32704E is fully compliant with generic EMC standards EN50081, EN50082-1, and the umbrella line-voltage standard for information technology equipment (ITE) EN61000. The isolator's Wheatstone bridge configuration and differential magnetic field signaling ensure excellent EMC performance against all relevant standards. Compliance tests have been conducted in the following categories:

| EN50081-1                                                                                                                                           | EN5008             | 32-2 | EN50204                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|----------------------------------------------|
| Residential,<br>Commercial,<br>and Light<br>Industrial:<br>Methods<br>EN55022,<br>EN55014                                                           | EN61000-4-2 (ESD), |      | Radiated field<br>from digital<br>telephones |
| Immunity to external magnetic fields<br>is even higher if the field direction is<br>"end-to-end" rather than "pin-to-pin"<br>as shown on the right. |                    |      |                                              |

#### TABLE 1. COMPLIANCE TEST CATEGORIES

## **Application Information**

The ISL32704E is an isolated RS-485 transceiver designed for high-speed data transmission of up to 4Mbps.

#### **RS-485** and Isolation

RS-485 is a differential (balanced) data transmission standard for use in long haul network or noisy environments. It is a true multipoint standard, which allows up to 32 one-unit load devices (any combination of drivers and receivers) on a bus. To allow for multipoint operation, the RS-485 specification requires that drivers must handle bus contention without sustaining any damage.

An important advantage of RS-485 is its wide common-mode range, which specifies that the driver outputs and the receiver inputs withstand signals ranging from +12V to -7V. This common-mode range is the sum of the ground potential difference between driver and receiver, V<sub>GPD</sub>, the driver output common-mode offset, V<sub>OC</sub>, and the longitudinally coupled noise along the bus lines, V<sub>n</sub>: V<sub>CM</sub> = V<sub>GPD</sub> + V<sub>OC</sub> + V<sub>n</sub>.



FIGURE 3. COMMON-MODE VOLTAGES IN A NON-ISOLATED DATA LINK

However, in networks using isolated transceivers, such as the ISL32704E, the supply and signal paths of the driver and receiver bus circuits are galvanically isolated from their local mains supplies and signal sources.



#### FIGURE 4. COMMON-MODE VOLTAGES IN AN ISOLATED DATA LINK

Because the ground potentials of isolated bus nodes are isolated from each other, the common-mode voltage of one node's output has no effect on the bus inputs of another node. This is because the common-mode voltage is dropping across the high-resistance isolation barrier of  $10^{14}\Omega$ . Thus, galvanic isolation extends the maximum allowable common-mode range of a data link to the maximum working voltage of the isolation barrier, which for the ISL32704E is 600V<sub>RMS</sub>.

#### **Digital Isolator Principle**

The ISL32704E utilizes a giant magneto-resistance (GMR) isolation. Figure 5 shows the principle operation of a single channel GMR isolator.



FIGURE 5. SINGLE CHANNEL GMR ISOLATOR

The input signal is buffered and drives a primary coil, which creates a magnetic field that changes the resistance of the GMR resistors 1 to 4. GMR1 to GMR4 form a Wheatstone bridge in order to create a bridge output voltage that only reacts to magnetic field changes from the primary coil. Large external magnetic fields, however, are treated as common-mode fields and are therefore suppressed by the bridge configuration. The bridge output is fed into a comparator whose output signal is identical in phase and shape to the input signal.

### **GMR Resistor in Detail**

Figure 6 shows a GMR resistor consisting of ferromagnetic alloy layers, B1, B2, sandwiched around an ultra thin, nonmagnetic conducting middle layer A, typically copper. The GMR structure is designed so that, in the absence of a magnetic field, the magnetic moments in B1 and B2 face opposite directions, thus causing heavy electron scattering across layer A, which increases its resistance for current C drastically. When a magnetic field D is applied, the magnetic moments in B1 and B2 are aligned and electron scattering is reduced. This lowers the resistance of layer A and increases current C.



#### **Low Emissions**

Because GMR isolators do not use fancy encoding schemes, such as RF carriers or high-frequency clocks, and do not include power transfer coils or transformers, their radiated emission spectrum is virtually undetectable.



FIGURE 7. UNDETECTABLE EMISSIONS OF GMR ISOLATORS

### Low EMI Susceptibility

Because GMR isolators have no pulse trains or carriers to interfere with, they also have very low EMI susceptibility.

For the list of compliance tests conducted on GMR isolators, refer to the <u>"Electromagnetic Compatibility" on page 7</u>.

### **Receiver (Rx) Features**

This transceiver utilizes a differential input receiver for maximum noise immunity and common-mode rejection. Input sensitivity is  $\pm 200$  mV, as required by the RS-485 specification.

The receiver input resistance meets the RS-485 Unit Load (UL) requirement of  $12k\Omega$  minimum. The receiver includes a "fail-safe if open" function that guarantees a high level receiver output if the receiver inputs are unconnected (floating). The receiver output is tri-statable via the active low  $\overline{\text{RE}}$  input.

### **Driver (Tx) Features**

The RS-485 driver is a differential output device that delivers at least 1.5V across a  $54\Omega$  purely differential load. The driver features low propagation delay skew to maximize bit width and to minimize EMI.

The driver in the ISL32704E is tri-statable via the active high DE input. The outputs of the ISL32704E driver are not slew rate limited, so faster output transition times allow data rates of at least 4Mbps.

### **Built-In Driver Overload Protection**

As stated previously, the RS-485 specification requires that drivers survive worst-case bus contentions undamaged. The ISL32704E transmitters meet this requirement via driver output short-circuit current limits and on-chip thermal shutdown circuitry.

The driver output stage incorporates short-circuit current limiting circuitry, which ensures that the output current never exceeds the RS-485 specification. In the event of a major short-circuit condition, the device also includes a thermal shutdown feature that disables the driver whenever the die temperature becomes excessive. This eliminates the power dissipation, allowing the die

### ISL32704E

to cool. The driver automatically re-enables after the die temperature drops about 15 °C. If the contention persists, the thermal shutdown/re-enable cycle repeats until the fault is cleared. The receiver stays operational during thermal shutdown.

#### **Dynamic Power Consumption**

The isolator within the ISL32704E achieves its low power consumption from the way it transmits data across the barrier. By detecting the edge transitions of the input logic signal and converting these to narrow current pulses, a magnetic field is created around the GMR Wheatstone bridge. Depending on the direction of the magnetic field, the bridge causes the output comparator to switch following the input signal. Since the current pulses are narrow, about 2.5ns, the power consumption is independent of the mark-to-space ratio and solely depends on frequency.

| TABLE 2  | SUPPLY CURREN |            | DATE |
|----------|---------------|------------|------|
| IADLE Z. | SUPPLI CURREN | I INGREASE | RAIE |

| DATA RATE<br>(Mbps) | I <sub>DD1</sub><br>(mA) | I <sub>DD2</sub><br>(mA) |
|---------------------|--------------------------|--------------------------|
| 1                   | 0.15                     | 0.15                     |
| 4                   | 0.6                      | 0.6                      |

#### **Power Supply Decoupling**

Both supplies,  $V_{DD1}$  and  $V_{DD2}$ , must be bypassed with 100nF ceramic capacitors. These should be placed as close as possible to the supply pins for proper operation.

#### **DC CORRECTNESS**

The ISL32704E incorporates a patented refresh circuit to maintain the correct output state with respect to data input. At power-up, the bus outputs follow the truth tables on <u>page 2</u>. The DE input should be held low during power-up to prevent false drive data pulses on the bus. This can be accomplished by connecting a  $10k\Omega$  pull-down resistor between DE and GND1.

### **Data Rate, Cables, and Terminations**

RS-485 is intended for network lengths up to 4000 feet, but the maximum system data rate decreases as the transmission length increases. Devices operating at 4Mbps are typically limited to lengths less than 100 feet, but are capable of driving up to 350 feet of cable when allowing for some jitter of 5%.

Twisted pair is the cable of choice for RS-485 networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common-mode signals, which are effectively rejected by the differential receivers in these ICs.

To minimize reflections, proper termination is imperative when using this high data rate transceiver. In point-to-point or point-to-multipoint (single driver on bus) networks, the main cable should be terminated in its characteristic impedance (typically 120 $\Omega$  for RS-485) at the end farthest from the driver. In multireceiver applications, stubs connecting receivers to the main cable should be kept as short as possible. Multipoint (multidriver) systems require that the main cable be terminated in its characteristic impedance at both ends. Stubs connecting a transceiver to the main cable should be kept as short as possible. A useful guideline for determining the maximum stub lengths is given with Equation 1.

$$L_{S} \le \frac{t_{r}}{10} \times v \times c$$
 (EQ. 1)

where:

- $L_S$  is the stub length (ft)
- t<sub>r</sub> is the driver rise time (s)
- c is the speed of light (9.8 x  $10^8$  ft/s)
- v is the signal velocity as a percentage of c.

To ensure the receiver output of the ISL32704E is high when the bus is not actively driven, fail-safe biasing of the bus lines is recommended. Figure 8 shows the proper termination of a high-speed data link with fail-safe biasing.



FIGURE 8. FAIL-SAFE BIASING FOR HIGH-SPEED DATA LINKS

Here the termination resistor value at the cable end without fail-safe biasing equals the characteristic cable impedance:  $R_{T1} = Z_0$ . The values for  $R_B$  and  $R_{T2}$  are calculated using Equations 2 and 3.

$$R_{B} \ge \frac{V_{S}}{V_{AB}} \times \frac{Z_{0}}{4}$$
 (EQ. 2)

$$R_{T2} = \frac{2R_{B} \times Z_{0}}{2R_{B} - Z_{0}}$$
(EQ. 3)

where:

- R<sub>B</sub> are the fail-safe biasing resistors
- R<sub>T2</sub> is the termination resistor in the fail-safe biasing network
- V<sub>S</sub> is the minimum transceiver supply voltage
- VAB is the minimum bus voltage of the undriven bus
- Z<sub>0</sub> is the characteristic cable impedance

Note, the resistor values in Figure 8 have been calculated for  $V_S$  = 4.5V,  $V_{AB}$  = 0.25V, and  $Z_0$  = 120 $\Omega$ .

#### **Transient Protection**

Protecting the ISL32704E against transients exceeding the device's transient immunity requires the addition of an external TVS. For this purpose, Semtech's RClamp0512TQ was chosen due to its high transient protection levels, low junction capacitance, and small form factor.

| PARAMETER            |         | SYMBOL             | VALUE   | UNIT |
|----------------------|---------|--------------------|---------|------|
| ESD (IEC61000-4-2)   | Air     | V <sub>ESD</sub>   | ±30     | kV   |
|                      | Contact | V <sub>ESD</sub>   | ±30     | kV   |
| EFT (IEC61000-4-4)   |         | V <sub>EFT</sub>   | ±4      | kV   |
| Surge (IEC61000-4-5) |         | V <sub>SURGE</sub> | ±1.3    | kV   |
| Junction Capacitance |         | Cj                 | 3       | pF   |
| Form Factor          |         | -                  | 1 x 0.6 | mm   |

#### TABLE 3. RCLAMP0512 TVS FEATURES

The TVS is implemented between the bus lines and isolated ground (GND2).

Since transient voltages on the bus lines are referenced to Earth potential, aka Protective Earth (PE), a high-voltage capacitor ( $C_{HV}$ ) is inserted between GND2 and PE, providing a low-impedance path for high-frequency transients.

Note that the connection from the PE point on the isolated side to the PE point on the non-isolated side (Earth) is usually made via the metal chassis of the equipment, or via a short, thick wire of low-inductance.

A high-voltage resistor ( $R_{HV}$ ) is added in parallel to  $C_{HV}$  to prevent the build-up of static charges on floating grounds (GND2) and cable shields (typically used in Profibus). The bill of materials for the circuit in Figure 9 is listed in Table 4.



Isolated Ground, Floating RS-485 Common

Protective Earth Ground, Equipment Safety Ground

FIGURE 9. TRANSIENT PROTECTION FOR ISL32704E

| NAME            | FUNCTION                             | ORDER NO.      | VENDOR         |
|-----------------|--------------------------------------|----------------|----------------|
| TVS             | 170W (8µs, 20µs)<br>2-LINE PROTECTOR | RCLAMP0512TQ   | SEMTECH        |
| C <sub>HV</sub> | 4.7nF, 2kV, 10%<br>CAPACITOR         | 1812B472K202NT | NOVACAP        |
| R <sub>HV</sub> | 1MΩ, 2kV, 5%<br>RESISTOR             | HVC12061M0JT3  | TT-ELECTRONICS |

#### **QSOP** Package Pinout

The QSOP package of the ISL32704E is designed for application flexibility and maximum space saving in dense PCB designs. This package provides an Isolated DE output (ISODE) and a separate DE input on the bus side (XDE). XDE can be used to enable the driver from the bus side, or when connected to ISODE, enable the driver from the DE input on the controller side.

Two separate output supply pins are available,  $V_{DD2}$  for the isolation module and  $V_{DD2X}$  for the transceiver module. Both pins should be connected externally for normal operation, or can be used separately for testing and troubleshooting.

This package also has an "ISOR" output that is isolated from the receiver output "R" on the controller side. This pin is used for testing and usually left open, but it could be used for bus-side monitoring purposes in special circumstances.

Figure 10 shows the typical device connections.



FIGURE 10. TYPICAL QSOP TRANSCEIVER CONNECTIONS

# **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision.

| DATE              | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                             |
|-------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 10, 2017 | FN8860.2 | On page 2, Ordering Information, changed ISL32704EIAZ-EVALZ to ISL32704EVAL1Z.                                                                                                                                                                                                                                                     |
| January 19, 2017  | FN8860.1 | Updated Figure 1 on page 1 and Figure 2 on page 3. Changed from dual to single failsafe biasing.<br>On page 2, Ordering Information, added ISL32704EIAZ-EVALZ and Note 1 for tape and reel and quantity.<br>On page 7 in VDE V 0884-11 (Certification Pending) and UL 1577 sections, changed from "Standard" to "Basic" isolation. |
| December 12, 2016 | FN8860.0 | Initial Release                                                                                                                                                                                                                                                                                                                    |

### **About Intersil**

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing, and high-end consumer markets.

For the most updated datasheet, application notes, related documentation, and related parts, see the respective product information page found at <u>www.intersil.com</u>.

For a listing of definitions and abbreviations of common terms used in our documents, visit: www.intersil.com/glossary.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.

Reliability reports are also available from our website at www.intersil.com/support.

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="http://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

# **Package Outline Drawing**

#### M16.15B

16 LEAD QUARTER-SIZE SMALL OUTLINE PLASTIC PACKAGE (QSOP) Rev 0, 9/16





SIDE VIEW



TYPICAL RECOMMENDED LAND PATTERN

For the most recent package outline drawing, see M16.15B.





#### NOTES:

 Dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 per side.

- 3. Dimensions are measured at datum plane H.
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.
- **/5**. Dimension does not include dambar protrusion.
- 6. Dimension in ( ) are for reference only.
- 7. Pin spacing is a BASIC dimension; tolerances do not accumulate.
- 8. Dimensions are in mm.