#### MAX22000 ## Industrial Configurable Analog I/O ### **General Description** The MAX22000 is an industrial-grade configurable analog input/output device that can be configured on-the-fly in software as a voltage input or output, or current input or output. Additional inputs are available to measure other analog signals. The device offers an 18-bit DAC with fast settling time as well as a 24-bit delta-sigma ADC. The ADC and DAC can individually choose between an internal or an external reference. The MAX22000 supports the ADC with a low-noise programmable gain amplifier (PGA), with high-voltage and low-voltage input ranges to support RTD and thermocouple measurements. Additional auxiliary inputs are provided to measure cold junction temperatures on-board. The MAX22000 communicates through a high speed 20MHz SPI bus for all configuration and management information as well as for conversion results. An optional 8-bit CRC enhances the reliability of the SPI interface, protecting against all 8-bit bursts as well as all double-bit errors The MAX22000 operates from 2.7V to 3.6V analog and digital supplies and up to $\pm 24$ V high-voltage supplies. The device is available in a 64-pin LGA package and operates over the -40°C to +125°C industrial temperature range. ### **Applications** - Distributed Control Systems - Process Control - Programmable Logic Controllers (PLC) - Programmable Automation Controllers (PAC) #### **Benefits and Features** - Accurate - · AOVM Mode: - 0.02%FSR Accuracy, Room Temp - 0.1%FSR Accuracy, ±50°C Temp Variation - 5ppm/°C Internal Reference - Flexible - 6 Analog Inputs/1 Analog Output Using Software Configurable Voltage and Current - Two Auxiliary ADC Inputs for Cold Junction Measurements - RTD Input Mode in 2, 3, or 4-Wire Configurations - · Thermocouple Input Mode - ±12.5V Input/Output Voltage Range - ±25mA or ±2.5mA Output Current Range - ±25V, ±2.5V, ±500mV, ±250mV, and ±125mV PGA Input Voltage Ranges - +24V Field Supply for Current Loop - · Optional External Reference for ADC and/or DAC - Six GPIOs - 20MHz SPI Interface - Robust - ±36V Protection on All Analog I/O Ports - · Overcurrrent Protection - Thermal Shutdown - Undervoltage Interrupt on All High Voltage Supplies - CRC Detection - · Open Detection on All Analog Inputs - · 2kV HBM Protection on All Pins - -40°C to +125°C Operating Temperature Range - Small 9mm x 9.5mm 64-Pin LGA Package <u>Ordering Information</u> and <u>Application Block Diagram</u> appear at end of datasheet. # **Functional Block Diagram** ## **Absolute Maximum Ratings** | AVDD to AGND0.3V to +3.9V DVDD to DGND0.3V to +3.9V AGND to DGND0.3V to +0.3V AGND_DAC to AGND0.3V to +0.3V AGND_DAC to DGND0.3V to +0.3V AVDD to REF_DAC_EXT0.3V to +3.9V BYP_ADC to DGND0.3V to +2.1V HVDD to HVSS0.3V to +52V HVDDO to HVSSO0.3V to +52V HVDD to AGND0.3V to +40V HVDDO to AGND0.3V to +40V AGND to HVSSO0.3V to +40V AGND to HVSSO0.3V to +40V HVSSO to HVSS0.3V to +40V HVSSO to HVSS0.3V to +40V HVSSO to HVSS0.3V to +40V HVSSO to HVSS0.3V to +40V HVSSO to HVSS0.3V to +40V | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Information** #### **64 LGA** | Package Code | L649A9M+1 | |----------------------------------------|------------------| | Outline Number | <u>21-100274</u> | | Land Pattern Number | <u>90-100096</u> | | Thermal Resistance, Four-Layer Board: | | | Junction to Ambient (θ <sub>JA</sub> ) | 23.4°C/W | | Junction to Case (θ <sub>JC</sub> ) | 7.0 | For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. ### **Electrical Characteristics** | PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS | |-----------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|-------------------| | ANALOG OUTPUT VOLT | AGE MODE | | | | ' | | | ., | 12.5V setting, DAC full-scale range (Note 2) | ±12.5 | | | | Output Voltage Range | V <sub>OUT</sub> | 12.5V setting, linear range (Notes 2, 3) | -10.5 | +10.5 | V | | | | 25V setting (Note 2) | +25 | | | | Dropout Voltage | | V <sub>HVDDO</sub> = +13V, sourcing 25mA,<br>measured between HVDDO and AOP,<br>gain compression <1% | | 0.85 | - V | | Diopout Voltage | | V <sub>HVDDO</sub> = -13V, sinking 25mA,<br>measured between AON and HVSSO,<br>gain compression <1% | | 0.85 | | | Output Current | | Output shorted to HVDDO or HVSSO, threshold current (Note 4) | 50 | 50 mA | mΔ | | Protection | | Output shorted to HVDDO or HVSSO, average current (Note 4) | 13 | | ] IIIA | | AOP, AON High<br>Impedance Leakage<br>Current | | Measured at the combined output after the external diodes | | ±0.5 | μА | | Offset Error | V <sub>OFF</sub> | T <sub>A</sub> = +25°C before calibration | | ±150 | mV | | Offset Calibration Range | | | ±12.5 | | V | | Offset Calibration<br>Resolution | | | 95 | | μV | | Offset Drift | | $T_A = +50^{\circ}C \pm 50^{\circ}C$ with internal reference (Note 5) | ±18 | | μV/°C | | Gain Error | | T <sub>A</sub> = +25°C before calibration | 0 | 4 | % | | Gain Calibration Range | | | 0 to 100 | | % | | Gain Calibration<br>Resolution | | | 4 | | ppm | | Gain Drift | | T <sub>A</sub> = +50°C ± 50°C with internal reference (Note 5) | ±3.3 | | ppm/°C | | INL Error | INL | T <sub>A</sub> = +25°C | | ±300 | μV | | INL Drift | | $T_A = +50^{\circ}C \pm 50^{\circ}C \text{ (Note 5)}$ | ±3 | | μV/°C | | Output Noise | $V_N$ | 10kHz bandwidth | 85 | | μV <sub>RMS</sub> | | Supply Rejection Ratio | PSRR | DC, 12.5V setting, V <sub>OUT</sub> = 0V, V <sub>HVDD</sub> = V <sub>HVDDO</sub> = +5V to +24V | 120 | | - dB | | Сарру Појсовон Паво | 1 Olux | DC, 12.5V setting, $V_{OUT}$ = 0V, $V_{HVSS}$ = $V_{HVSSO}$ = -24V to -5V | 115 | | QD. | | Load Regulation | | -10mA $\leq$ I <sub>LOAD</sub> $\leq$ +10mA, measured at V <sub>OUT</sub> = -10.5V and V <sub>OUT</sub> = +10.5V, output change due to self-heating excluded | ±0.1 | | mV | | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------|------|----------|------|--------| | Al3 Headroom | | From V <sub>HVSS</sub> (Note 3) | 2.5 | | | V | | Als Headiooni | | From V <sub>HVDD</sub> (Note 3) | 2.5 | | | V | | Al3 Input Current | | (Note 5) | | | ±20 | nA | | Settling Time | | 12.5V setting, resistive load from $1k\Omega$ to $10M\Omega$ ; settling to 1% for $V_{OUT}$ = 0V to +10.5V or 0V to -10.5V | | 0.2 | | - ms | | Cetting Time | | 12.5V setting, capacitive load up to 1 $\mu$ F; settling to 1% for V <sub>OUT</sub> = 0V to +10.5V or 0V to -10.5V | | 1 | | 1113 | | Bandwidth of 25V<br>Setting | | -3dB bandwidth from HART_IN to output, 25V setting, load as depicted in Figure 3 | | 10 | | kHz | | ANALOG OUTPUT CURF | RENT MODE | | | | | | | | | 25mA setting, R <sub>SENSE</sub> = $50\Omega$ , DAC full-scale range (Note 6) | | ±25 | | | | Output Current Pange | lour | 25mA setting, $R_{SENSE}$ = 50Ω, linear range (Notes 3,6) | -21 | | +21 | - mA | | Output Current Range | lout | 2.5mA setting, $R_{SENSE}$ = 50 $\Omega$ , DAC full-scale range (Note 6) | | ±2.5 | | | | | | 2.5mA setting, $R_{SENSE}$ = 50Ω, linear range (Notes 3, 6) | -2.1 | | +2.1 | | | Dropout Voltage | | Sourcing 25mA, measured between HVDDO and AOP, gain compression <1% | | | 0.85 | V | | | | Sinking 25mA, measured between AON and HVSSO, gain compression <1% | | | 0.85 | | | Offset Error | 1 | 25mA setting, T <sub>A</sub> = +25°C before calibration | | | ±300 | | | Offset Effor | l <sub>OFF</sub> | 2.5mA setting, T <sub>A</sub> = +25°C before calibration | | | ±30 | - μΑ | | Offset Calibration Range | | 25mA setting | | ±25 | | mA | | Oliset Calibration Range | | 2.5mA setting | | ±2.5 | | IIIA | | Offset Calibration | | 25mA setting | | 200 | | nA | | Resolution | | 2.5mA setting | | 20 | | IIA | | Officet Drift | | 25mA setting, T <sub>A</sub> = +50°C ± 50°C with internal reference (Note 5) | | ±36 | | nA/°C | | Offset Drift | | 2.5mA setting, T <sub>A</sub> = +50°C ± 50°C, with internal reference (Note 5) | | ±4 | | TIA/ C | | Gain Error | | 25mA setting, T <sub>A</sub> = +25°C before calibration | 0 | | 4 | % | | Gain Calibration Range | | All settings | | 0 to 100 | | % | | Gain Calibration<br>Resolution | | All settings | | 4 | | ppm | | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|------------------|-----------------------------------------------------------------------------------------------|-------|-------|-------|-------------------| | Gain Drift | | 25mA setting, T <sub>A</sub> = +50°C ± 50°C, with internal reference (Note 5) | | ±3.2 | | ppm/°C | | INL Error | INL | 25mA setting, T <sub>A</sub> = +25°C | | | ±600 | nA | | INL Drift | | 25mA setting, $T_A = +50^{\circ}C \pm 50^{\circ}C$ (Note 5) | | ±6 | | nA/°C | | Output Noice | l | 25mA setting, 10kHz bandwidth | | 270 | | nA <sub>RMS</sub> | | Output Noise | I <sub>N</sub> | 2.5mA setting, 10Hz bandwidth | | 25 | | nA <sub>p-p</sub> | | Supply Poinction | PSR | DC, 25mA setting, V <sub>HVDD</sub> = V <sub>HVDDO</sub> = +5V to +24V | | 10 | | nA/V | | Supply Rejection | PSK | DC, 25mA setting, V <sub>HVSS</sub> = V <sub>HVSSO</sub> = -24V to -5V | | 10 | | TIA/V | | All All Hoodroom | | From V <sub>HVSS</sub> (Note 3) | 2.5 | | | V | | AI1, AI2 Headroom | | From V <sub>HVDD</sub> (Note 3) | 2.5 | | | | | Al1, Al2 Input Current | | (Note 5) | | | ±20 | nA | | Common-Mode<br>Rejection | CMR | AI1, AI2 in CSA mode, $V(AI1) = V(AI2) = V_{CM}$ , $V_{CM} = -16V$ to $+16V$ | | | 0.5 | μA/V | | Al1 and Al2 Differential Input Range | | Al1, Al2 in CSA mode | | ±1.25 | | V | | Al1 and Al2 Differential Input Impedance | | Al1, Al2 in CSA mode | | 100 | | ΜΩ | | | | Resistive load up to 250Ω; settling to 1% for I <sub>OUT</sub> = 0mA to +21mA or 0mA to -21mA | | 0.5 | | | | Settling Time | | Resistive load up to 750Ω; settling to 1% for I <sub>OUT</sub> = 0mA to +21mA or 0mA to -21mA | | 1.0 | | ms | | | | Inductive load up to 1mH; settling to 1% for I <sub>OUT</sub> = 0mA to +21mA or 0mA to -21mA | | 0.5 | | | | ANALOG INPUT VOLTAG | SE MODE (AI1 T | O Al4) | | | | | | Headroom | | From V <sub>HVSS</sub> (Note 3) | 2.5 | | | V | | neadiooni | | From V <sub>HVDD</sub> (Note 3) | 2.5 | | | ] | | Innut Valtage Denge | V | ADC full-scale range | | ±12.5 | | \ \/ | | Input Voltage Range | $V_{IN}$ | Linear range (Note 3) | -10.5 | | +10.5 | V | | Offset Error | V <sub>OFF</sub> | Before calibration | | | ±25 | mV | | Offset Calibration Range | | | | ±12.5 | | V | | Offset Calibration<br>Resolution | | | | 3 | | μV | | Offset Drift | | T <sub>A</sub> = +50°C ± 50°C with internal reference (Note 5) | | ±12 | | μV/°C | | Gain Error | | Before calibration | | | ±4 | % | | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|-------------------| | Gain Calibration Range | | | | 0 to 200 | | % | | Gain Calibration<br>Resolution | | | | 0.1 | | ppm | | Gain Drift | | T <sub>A</sub> = +50°C ± 50°C with internal reference (Note 5) | | ±2.2 | | ppm/°C | | INL Error | INL | T <sub>A</sub> = +25°C | | | ±600 | μV | | INL Drift | | T <sub>A</sub> = +50°C ± 50°C (Note 5) | | ±2.4 | | μV/°C | | Input Voltage Noise | V <sub>N</sub> | ADC sample rate is 57.6ksps, ADC mode is Continuous | | 85 | | μV <sub>RMS</sub> | | Input Current | | (Note 5) | | | ±20 | nA | | Cumply Dejection Detic | DODD | DC, V <sub>HVDD</sub> = +5V to +24V | | 100 | | 40 | | Supply Rejection Ratio | PSRR | DC, V <sub>HVSS</sub> = -24V to -5V | | 100 | | - dB | | 50/60Hz Normal Mode | | DCHNL_RATE[3:0] = 0010, 0011, 0100, 0101 | 87 | | | dB | | Rejection | | DCHNL_RATE[3:0] = 0000, 0001 | 75 | | | 1 | | Open/Short Detector | | From any Al1 through Al6 to HVDD | | 2 | | MO | | Resistance | | From any Al1 through Al6 to AGND | | 2 | | ΜΩ | | Settling Time | | V <sub>IN</sub> changes from 0V to +10.5V or 0V to -10.5V, digital output reaches 1% of final value, ADC sample rate is 57.6ksps, ADC mode is Continuous | | 100 | | μs | | ANALOG INPUT VOLTA | GE MODE – PG | A (AI5, AI6) | | | | • | | I I a a dua a su | | From V <sub>HVSS</sub> (Note 3) | 2.5 | | | V | | Headroom | | From V <sub>HVDD</sub> (Note 3) | 2.5 | | | ] V | | | | 25V setting, ADC full-scale range | | ±25 | | | | | | 25V setting, linear range (Note 3) | -21 | | 21 | V | | | | 2.5V setting, ADC full-scale range | | ±2.5 | | ] | | | | 2.5V setting, linear range (Note 3) | -2.1 | | +2.1 | | | Innut Voltage Dange | V. | 500mV setting, ADC full-scale range | | ±500 | | | | Input Voltage Range | $V_{IN}$ | 500mV setting, linear range (Note 3) | -420 | | +420 | mV | | | | 250mV setting, ADC full-scale range | | ±250 | | | | | | 250mV setting, linear range (Note 3) | -210 | | +210 | | | | | 125mV setting, ADC full-scale range | | ±125 | | | | | | 125mV setting, linear range (Note 3) | -105 | | +105 | | | PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS | |--------------------------------|-----------|--------------------------------------------------------------------------------------------|----------|------|----------| | | | 25V setting, T <sub>A</sub> = +25°C before calibration | | ±25 | mV | | | | 2.5V setting, T <sub>A</sub> = +25°C before calibration | ±300 | | | | Offset Error | $V_{OFF}$ | 500mV setting, T <sub>A</sub> = +25°C before calibration | | ±500 | / | | | | 250mV setting, T <sub>A</sub> = +25°C before calibration | ±30 | | μV | | | | 125mV setting, T <sub>A</sub> = +25°C before calibration | ±15 | | | | | | 25V setting | ±25 | | V | | | | 2.5V setting | ±2500 | | | | Offset Calibration Range | | 500mV setting | ±500 | | | | | | 250mV setting | ±250 | | mV | | | | 125mV setting | ±125 | | 1 | | | | 25V setting | 6 | | | | | | 2.5V setting | 0.6 | | | | Offset Calibration | | 500mV setting | 0.12 | | μV | | Resolution | | 250mV setting | 0.06 | | 1 | | | | 125mV setting | 0.03 | | 1 | | | | 25V setting, T <sub>A</sub> = +50°C ± 50°C with internal reference (Note 5) | ±12 | | μV/°C | | Offset Drift | | 500mV setting, T <sub>A</sub> = +50°C ± 50°C with internal reference (Note 5) | ±600 | | nV/°C | | Gain Error | | All voltage settings, T <sub>A</sub> = +25°C before calibration | | ±4 | % | | Gain Calibration Range | | | 0 to 200 | | % | | Gain Calibration<br>Resolution | | | 0.1 | | ppm | | Cain Drift | | 25V setting, T <sub>A</sub> = +50°C ± 50°C with internal reference (Note 5) | ±2.2 | | nn= 10 C | | Gain Drift | | All other voltage settings, T <sub>A</sub> = +50°C ± 50°C with internal reference (Note 5) | ±1.1 | | ppm/°C | | INII Error | INII | 25V setting, T <sub>A</sub> = +25°C | | ±600 | μV | | INL Error | INL | 500mV setting, T <sub>A</sub> = +25°C | | ±170 | μV | | | | 25V setting, T <sub>A</sub> = 25°C ± 50°C (Note 5) | ±35 | | μV/°C | | INL Drift | | 500mV setting, $T_A = +50^{\circ}C \pm 50^{\circ}C$ (Note 5) | ±3.5 | | μV/°C | | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------|-------|-------------------| | Input Voltage Noise | W. | 25V setting, ADC sample rate is 57.6ksps, ADC mode is Continuous | | 85 | | μV <sub>RMS</sub> | | input voitage ivoise | V <sub>N</sub> | 500mV setting, ADC sample rate is 900sps, ADC mode is Continuous | | 4 | | µV <sub>P-P</sub> | | Input Common Mode | | 25V setting, guaranteed by CMRR (Note 7) | -6.25 | | +6.25 | V | | Range | | All other voltage settings, guaranteed by CMRR (Note 7) | -1.25 | | +1.25 | V | | | | 25V setting, V <sub>CM</sub> = -6.25V to +6.25V | 60 | | | | | Common Mode | CMRR | 2.5V setting, V <sub>CM</sub> = -1.25V to +1.25V | 80 | | | dB | | Rejection Ratio | OWINT | All other voltage settings, V <sub>CM</sub> = -1.25V to +1.25V | 92 | | | db | | Cumply Dejection Detic | DCDD | DC, V <sub>HVDD</sub> = +5V to +24V | | 100 | | 40 | | Supply Rejection Ratio | PSRR | DC, V <sub>HVSS</sub> = -24V to -5V | | 100 | | dB | | 50/60Hz Normal Mode | | DCHNL_RATE[3:0] = 0010, 0011, 0100, 0101 | 87 | | | dB | | Rejection | | DCHNL_RATE[3:0] = 0000, 0001 | 75 | | | | | Input Current | | (Note 5) | | | ±20 | nA | | | | 25V setting, V <sub>IN</sub> changes from 0V to +21V or 0V to -21V, digital output reaches 1% of final value, ADC sample rate is 57.6ksps, ADC mode is Continuous | | 100 | | | | Settling Time | | 500mV setting, V <sub>IN</sub> changes from 0V to +420mV or 0V to -420mV, digital output reaches 1% of final value, ADC sample rate is 57.6ksps, ADC mode is Continuous | | 100 | | - µs | | AMPLIFIER INPUTS (HA | RT_IN, FB) | | 1 | | | | | Input Bias Voltage | | | | ±2.5 | | V | | AUX INPUTS (AUX1, AUX | X2) | | | | | | | Headroom | | From V <sub>HVSS</sub> (Note 3) | 2.5 | | | V | | ricadiooni | | From V <sub>HVDD</sub> (Note 3) | 2.5 | | | V | | Input Voltage Pange | V | ADC linear range, single-ended (Note 3) | - | +0.1 to<br>+2.4 | | V | | Input Voltage Range | V <sub>IN</sub> | ADC linear range, differential (Note 3) | | -2.3 to<br>+2.3 | | v v | | Offset Error | $V_{OFF}$ | TA = +25°C before calibration | | ±0.5 | ±2.5 | mV | | Offset Calibration Range | · | Single-ended | C | ) to 2.5 | | | | Onset Cambration Range | | Differential | | ±2.5 | | V | | Offset Calibration<br>Resolution | | | | 0.3 | | μV | | PARAMETER | SYMBOL | CONDITIONS | MIN | ГҮР | MAX | UNITS | |-------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-------------------| | Offset Drift | | T <sub>A</sub> = +50°C ± 50°C with internal reference (Note 5) | | ±1 | | μV/°C | | Gain Error | | T <sub>A</sub> = +25°C before calibration | | | ±4 | % | | Gain Calibration Range | | | 0 t | o 200 | | % | | Gain Calibration<br>Resolution | | | | 0.1 | | ppm | | Gain Drift | | T <sub>A</sub> = +50°C ± 50°C, with internal reference (Note 5) | | ±1 | | ppm/°C | | INL Error | INL | T <sub>A</sub> = +25°C | ; | ±15 | ±60 | μV | | INL Drift | | T <sub>A</sub> = +50°C ± 50°C (Note 5) | : | ±50 | | nV/°C | | Input Voltage Noise | V <sub>N</sub> | ADC sample rate is 57.6ksps, ADC mode is Continuous | | 8 | | μV <sub>RMS</sub> | | Cumply Dejection Datio | DCDD | DC, V <sub>HVDD</sub> = +5V to +24V | | 100 | | 40 | | Supply Rejection Ratio | PSRR | DC, V <sub>HVSS</sub> = -24V to -5V | | 100 | | dB | | 50/60Hz Normal Mode | | DCHNL_RATE[3:0] = 0010, 0011, 0100, 0101 | 87 | | | dB | | Rejection | | DCHNL_RATE[3:0] = 0000, 0001 | 75 | | | | | Input Current | I <sub>IN</sub> | (Note 5) | | | ±20 | nA | | Settling Time | | V <sub>IN</sub> changes from 0.1V to +2.4V, digital output reaches 1% of final value, ADC sample rate is 57.6ksps, ADC mode is Continuous | | 100 | | μs | | DAC REFERENCE (REF | DAC) | | | | | | | REF_DAC Output<br>Voltage | V <sub>REF_DAC</sub> | Internal reference | | 2.5 | | V | | Output Voltage<br>Accuracy | | Referred to V <sub>REF_DAC</sub> , T <sub>A</sub> = +25°C | -0.2 | | +0.2 | % | | Output Voltage<br>Temperature Coefficient | | T <sub>A</sub> = -40°C to +125°C (Note 5) | | 5 | | ppm/°C | | Line Regulation | | 2.7V ≤ V <sub>AVDD</sub> ≤ 3.6V | | | 50 | μV/V | | REF_DAC Bypass<br>Capacitor | | | | 100 | | pF | | REF_DAC_EXT Input Range | | External reference | | 2.5 | | V | | ADC REFERENCE (REF | _ADC) | | | | | • | | REF_ADC Output<br>Voltage | V <sub>REF_ADC</sub> | Internal reference | | 2.5 | | V | | Output Voltage<br>Accuracy | | Referred to V <sub>REF_ADC</sub> , T <sub>A</sub> = +25°C | -0.2 | | +0.2 | % | | Output Voltage<br>Temperature Coefficient | | T <sub>A</sub> = -40°C to +125°C (Note 5) | | 5 | | ppm/°C | | Line Regulation | | 2.7V ≤ V <sub>AVDD</sub> ≤ 3.6V | | | 250 | μV/V | | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|--------------------|-----------------------------------------|---------------------|-----|---------------------|-------| | REF_ADC Bypass<br>Capacitor | | | | 4.7 | | μF | | REF_ADC_EXT Input<br>Range | | External reference | | 2.5 | | V | | DIGITAL INPUTS (CS, SC | CLK, SDI, RST, S | SYNC, CLK, LDAC, GPIO0 THROUG | SH GPIO5) | | | | | Input Logic Low Voltage | V <sub>IL</sub> | | | | 0.3×V <sub>DV</sub> | V | | Input Logic High Voltage | $V_{IH}$ | | 0.7×V <sub>DV</sub> | | | ٧ | | Input Hysteresis | $V_{HYS}$ | | | 200 | | mV | | Input Leakage Current | I <sub>IN</sub> | | -1 | | +1 | μΑ | | Input Capacitance | $C_{IN}$ | | | 10 | | pF | | DIGITAL OUTPUTS (SDC | ), RDY, INT, GPI | O0 THROUGH GPIO5) | | | | | | Output Logic Low<br>Voltage | V <sub>OL</sub> | I <sub>SINK</sub> = 4mA | | | 0.4 | V | | Output Logic High<br>Voltage | V <sub>OH</sub> | I <sub>Source</sub> = 4mA, except INT | 0.9×V <sub>DV</sub> | | | V | | Three-State Leakage<br>Current | | | -10 | | +10 | μA | | Three-State Output Capacitance | | | | 10 | | pF | | POWER SUPPLIES | | | | | | | | Analog Supply Voltage | $V_{AVDD}$ | | 2.7 | 3.3 | 3.6 | V | | Digital Supply Voltage | V <sub>DVDD</sub> | | 2.7 | 3.3 | 3.6 | V | | Positive High Voltage<br>Supply | V <sub>HVDD</sub> | | 5 | | 28 | V | | Negative High Voltage<br>Supply | V <sub>HVSS</sub> | | -24 | | -5 | V | | High Voltage Supply | V <sub>HV</sub> | V <sub>HVDD</sub> - V <sub>HVSS</sub> | 10 | | 48 | V | | Positive High Voltage<br>Output Supply | V <sub>HVDDO</sub> | | 5 | | 28 | V | | Negative High Voltage<br>Output Supply | V <sub>HVSSO</sub> | | -24 | | -5 | V | | High Voltage Output<br>Supply | V <sub>HVO</sub> | V <sub>HVDDO</sub> - V <sub>HVSSO</sub> | 10 | | 48 | V | | DVDD POR Threshold | | Voltage rising | | 1.6 | | ٧ | | HVDD Undervoltage<br>Threshold | | Voltage rising | | 1.5 | | V | | PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS | |-----------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|--------| | | | Analog output voltage mode | 5.5 | | | | Analog Supply | | Analog output current mode | 5.5 | | ] | | Quiescent Current | I <sub>AVDD_Q</sub> | Analog inputs Al1-Al6 | 5.2 | | - mA | | | | Analog inputs and output | 8 | | | | | | Analog output voltage mode | 1.4 | | | | Digital Supply Quiescent | | Analog output current mode | 1.4 | | 1 | | Current | I <sub>DVDD_Q</sub> | Analog inputs Al1-Al6 | 2.4 | | - mA | | | | Analog inputs and output | 2.4 | | | | | | Analog output voltage mode, no load current | 2.3 | | | | High-Voltage Quiescent<br>Current | I <sub>HV_Q</sub> | Analog output current mode, no load current | 3.3 | | mA | | Current | | Analog inputs Al1-Al6, Al1-Al6 at AGND | 2.8 | | | | | | Analog inputs and output, Al1-Al6 at AGND, no load current | 3.5 | | | | | | Analog output voltage mode, no load current, V <sub>HVDD</sub> = V <sub>HVDDO</sub> = +15V, V <sub>HVSS</sub> = V <sub>HVSSO</sub> = -15V | 90 | | | | | PQ | Analog output current mode, no load current, V <sub>HVDD</sub> = V <sub>HVDDO</sub> = +15V, V <sub>HVSS</sub> = V <sub>HVSSO</sub> = -15V | 120 | | | | Total Quiescent Power | | Analog inputs Al1-Al6, Al1-Al6 at AGND, V <sub>HVDD</sub> = V <sub>HVDDO</sub> = +15V, V <sub>HVSS</sub> = V <sub>HVSSO</sub> = -15V | 110 | | mW | | | | Analog inputs and output, Al1-Al6 at AGND, no load current, V <sub>HVDD</sub> = V <sub>HVDDO</sub> = +15V, V <sub>HVSS</sub> = V <sub>HVSSO</sub> = -15V | 140 | | | | PROTECTION | | | | | | | Thermal Shutdown<br>Threshold | T <sub>SHDN</sub> | Temperature rising until device resets | +165 | | °C | | Thermal Warning<br>Threshold | T <sub>WARN</sub> | Temperature rising until interrupt assertion | +145 | | °C | | Thermal Warning<br>Hysteresis | T <sub>WARN_HYS</sub> | | 10 | | °C | | TIMING CHARACTERIST | rics | | | | _ | | SCLK Fraguency | focus | All SPI transactions except analog output DAC register read-back | | 20 | - MHz | | SCLK Frequency | fsclk | Analog output DAC register read-back, registers 0x44 through 0x47 | | 10 | IVITIZ | $(V_{AVDD} = V_{DVDD} = +2.7V \text{ to } +3.6V, V_{HVDD} = V_{HVDDO} = +18.0V; V_{HVSS} = V_{HVSSO} = -18.0V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } \\ V_{AVDD} = V_{DVDD} = 3.3V, V_{HVDD} = V_{HVDDO} = +18.0V, V_{HVSS} = V_{HVSSO} = -18.0V, T_A = +25^{\circ}C.) \text{ (Note 1)} \\ (V_{AVDD} = V_{DVDD} = 3.3V, V_{HVDD} = V_{HVDDO} = +18.0V, V_{HVSS} = V_{HVSSO} = -18.0V, T_A = +25^{\circ}C.) \\ (V_{AVDD} = V_{DVDD} = 3.3V, V_{HVDD} = V_{HVDDO} = +18.0V, V_{HVSS} = V_{HVSSO} = -18.0V, T_A = +25^{\circ}C.) \\ (V_{AVDD} = V_{DVDD} = 3.3V, V_{HVDD} = V_{HVDDO} = +18.0V, V_{HVSS} = V_{HVSSO} = -18.0V, T_A = +25^{\circ}C.) \\ (V_{AVDD} = V_{HVDDO} = +18.0V, V_{HVDDO} = +18.0V, V_{HVSSO} = -18.0V, T_{AVDDO} = +18.0V, T_{AVDDO}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------|--------------------|-----------------------------------------------------------------------------|-----|-----|-----|-------| | SCLK Clock Period | t | All SPI transactions except analog output DAC register read-back | 50 | | | no | | SOLK CIOCK PERIOR | t <sub>CP</sub> | Analog output DAC register read-back, registers 0x44 through 0x47 | 100 | | | ns | | SCLK Pulse Width High | <b>t</b> | All SPI transactions except analog output DAC register read-back | 13 | | | ns | | SOLK Fulse Width High | t <sub>CH</sub> | Analog output DAC register read-back for registers 0x44 through 0x47 | 40 | | | 115 | | SCLK Pulse Width Low | + | All SPI transactions except analog output DAC register read-back | 20 | | | nc | | SCER Pulse Width Low | t <sub>CL</sub> | Analog output DAC register read-back, registers 0x44 through 0x47 | 40 | | | ns | | CS Fall Setup Time | t <sub>CSS0</sub> | CS falling edge to first SCLK rising edge setup time | 7 | | | ns | | CS Rise Setup Time | t <sub>CSS1</sub> | CS rising edge to SCLK rising edge setup time | 5 | | | ns | | CS Fall Hold Time | t <sub>CSH0</sub> | SCLK rising edge to $\overline{\text{CS}}$ falling edge hold time | 0 | | | ns | | CS Rise Hold Time | t <sub>CSH1</sub> | SCLK falling edge to $\overline{\text{CS}}$ rising edge hold time | 3 | | | ns | | CS Pulse Width High | t <sub>CSW</sub> | Minimum CS pulse width high | 150 | | | ns | | SDI Setup Time | t <sub>DS</sub> | SDI setup time to SCLK rising edge | 10 | | | ns | | SDI Hold Time | t <sub>DH</sub> | SDI hold time after SCLK rising edge | 5 | | | ns | | SDO Transition Time | t <sub>DOT</sub> | SDO transition valid after SCLK falling edge | | | 20 | ns | | SDO Hold Time | t <sub>DOH</sub> | Output remains valid after falling edge of SCLK | 1 | | | ns | | SDO Disable Time | t <sub>DOD</sub> | $\overline{\text{CS}}$ rising edge to SDO disable, $C_{\text{LOAD}}$ = 20pF | | | 80 | ns | | ESD AND SURGE PROT | ECTION | | | | | | | ESD | | Human Body Model, all pins | | ±2 | | kV | | IEC Surge | V <sub>SURGE</sub> | IEC 61000-4-5, 1.2/50μs pulse, pins<br>Al1-Al6, 4.75Ω series MELF resistor | | ±1 | | kV | - Note 1: Maximum and minimum limits are 100% tested at $T_A = +25^{\circ}C$ , unless otherwise noted. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. - Note 2: The output voltage is measured at the sense voltage input (Al3). The supply voltage must fulfill the input headroom requirements as well as the output amplifier requirements. Assuming that Al1, Al2, and Al3 are connected to the output, Al1 dictates the headroom requirement. Assuming a 25mA load current, a ±12.5V output, and a 50Ω sense resistor, the minimum supply voltage to fulfill the Al1 headroom requirement is the output voltage (V<sub>OUT</sub>) plus the voltage drop across the sense resistor plus 2.5V, resulting in a supply voltage requirement of ±16.25V. The minimum supply voltage required for the output amplifier is the sum of the V<sub>OUT</sub>, the voltage across the sense resistor, the diode forward voltage, and the dropout voltage. For a 25mA load current, a ±12.5V output, a 50Ω sense resistor, and a diode forward voltage of 750mV, the minimum supply voltage required by the output amplifier is ±15.35V. Overall, the minimum supply voltage is ±16.25V. - Note 3: Offset error, gain error, INL error, and settling times are only guaranteed in the linear range. The minimum and maximum specification of the linear range and input headroom are guaranteed through offset, gain, and INL error. - Note 4: The threshold current specifies the typical current that triggers the short circuit protection. The average current that accounts for self heating of the device is significantly smaller due to the duty cycle when OVC\_CTRL is set to logic low. - Note 5: Not production tested. Guaranteed by design and characterization. - Note 6: The supply voltage must fulfill the Al1 and Al2 headroom requirements as well as the output amplifier requirements. The minimum supply voltage required to fulfill the Al1 and Al2 headroom is 2.5V plus the output current times the sum of the load and cable resistances, and the voltage across the sense resistor. The minimum supply voltage required for the output amplifier is the output current times the sum of the load and cable resistances, the voltage across the sense resistor, the diode forward voltage, and the dropout voltage. For a 25mA output current, a load resistor of $500\Omega$ , a cable resistance of $250\Omega$ , a $50\Omega$ sense resistor, and a diode forward voltage of 750mV, the minimum headroom for Al1 and Al2 requires a supply voltage of $\pm 22.5$ V, while the supply voltage required by the output amplifier is $\pm 21.6$ V. Overall, the minimum supply voltage is $\pm 22.5$ V. - Note 7: The maximum allowed input common-mode range depends on the signal amplitude. The minimum and maximum values given in the <u>Electrical Characteristics</u> table apply to the maximum signal amplitude allowed for a given setting. Refer to the <u>PGA</u> <u>Input Common-Mode Range</u> section for the allowed input common-mode range for smaller signal amplitudes. Figure 1. SPI Write Timing (N=24 when CRC is Disabled, N=32 when CRC is Enabled) Figure 2. SPI Read Timing (N = 24 when CRC is Disabled, N = 32 when CRC is Enabled) ## **Typical Operating Characteristics** $(V_{AVDD} = V_{DVDD} = 3.3V, V_{HVDD} = V_{HVDDO} = +18.0V, V_{HVSS} = V_{HVSSO} = -18.0V, T_A = +25^{\circ}C \text{ unless specified otherwise})$ ## **Typical Operating Characteristics (continued)** $(V_{AVDD} = V_{DVDD} = 3.3V, V_{HVDD} = V_{HVDDO} = +18.0V, V_{HVSS} = V_{HVSSO} = -18.0V, T_A = +25^{\circ}C \text{ unless specified otherwise})$ ## **Typical Operating Characteristics (continued)** $(V_{AVDD} = V_{DVDD} = 3.3V, V_{HVDD} = V_{HVDDO} = +18.0V, V_{HVSS} = V_{HVSSO} = -18.0V, T_{A} = +25^{\circ}C \text{ unless specified otherwise})$ ## **Pin Configuration** # **Pin Description** | PIN | NAME | FUNCTION | | |-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | HVDDO | Positive High-Voltage Supply for the Output Path. Bypass to AGND with a minimum 1µF ceramic capacitor as close to the device as possible. | | | 2 | AOP | Positive Transmit Output. Connect to the anode of an external diode. | | | 3 | AON | Negative Transmit Output. Connect to the cathode of another external diode. | | | 4 | HVSSO | Negative High-Voltage Supply for the Output Path. Bypass to AGND with a minimum 1µF ceramic capacitor as close to the device as possible. | | # **Pin Description (continued)** | PIN | NAME | FUNCTION | | |------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 5 | HVDD | Positive High-Voltage Supply for the Input Paths. Bypass to AGND with a minimum 1µF ceramic capacitor as close to the device as possible. | | | 6, 19, 24, 27,<br>28, 54, 62 | AGND | Analog Ground | | | 7 | Al1 | Analog Input 1. In analog output current mode, the positive input of the current sense feedback amplifier. In all other modes, either the positive input of a current sense to the ADC with AI2, or a voltage sense to the ADC. | | | 8 | Al2 | Analog Input 2. In analog output current mode, the negative input of the current sense feedback amplifier. In all other modes, either the negative input of a current sense to the ADC with Al1, or a voltage sense to the ADC. | | | 9 | Al3 | Analog Input 3. In analog output voltage mode, the input to the voltage sense feedback amplifier. In all other modes, a high-voltage sense to the ADC. | | | 10 | Al4 | Analog Input 4. A high-voltage sense to the ADC. | | | 11 | Al5 | Analog Input 5. Along with Al6, a positive voltage input of a differential pair to the ADC. | | | 12, 21, 22 | N.C. | Not Connected. Do not connect. | | | 13 | Al6 | Analog Input 6. Along with AI5, a negative voltage input of a differential pair to the ADC. | | | 14 | AUX1 | Auxiliary Input 1. First of two auxiliary inputs to the ADC. | | | 15 | AUX2 | Auxiliary Input 2. Second of two auxiliary inputs to the ADC. | | | 16 | HVSS | Negative High-Voltage Supply for the Input Paths. Bypass to AGND with a minimum 1µF ceramic capacitor to AGND. | | | 17 | NR | Reference Noise Reduction. Connect a 0.1µF ceramic capacitor to AGND to reduce wideband noise. Leave unconnected if not used. | | | 18, 23, 53, 59 | AVDD | Analog Power Supply. Connect a 2.7V to 3.6V source here. Bypass each pin to AGND with a minimum 1µF ceramic capacitor as close to the device as possible. | | | 20 | REF_OUT | Voltage Reference Output. Bypass to AGND with a minimum $1\mu F$ ceramic capacitor in parallel with a $0.1\mu F$ ceramic capacitor as close to the device as possible. | | | 25 | REF_ADC | ADC Buffered Reference Voltage Output. Bypass to AGND with a minimum 4.7µF ceramic capacitor as close to the device as possible. | | | 26 | REF_<br>ADC_EXT | ADC External Voltage Reference Input. If used to supply an external reference, bypass to AGND with a minimum 0.01µF ceramic capacitor as close to the device as possible. If unused, connect to AGND. | | | 29 | GPIO5 | General Purpose Digital Input/Output 5 | | | 30 | GPIO4 | General Purpose Digital Input/Output 4 | | | 31 | GPIO3 | General Purpose Digital Input/Output 3 | | | 32 | GPIO2 | General Purpose Digital Input/Output 2 | | | 33 | GPIO1 | General Purpose Digital Input/Output 1 | | | 34 | GPIO0 | General Purpose Digital Input/Output 0 | | | 35, 42, 50, 61 | DGND | Digital Ground | | | 36, 49, 52, 60 | DVDD | Digital Power Supply. Connect a 2.7V to 3.6V source here. Bypass each pin to DGND with a minimum 1µF ceramic capacitor as close to the device as possible. | | | 37 | BYP_ADC | ADC Regulator Bypass. Bypass to DGND with a minimum 0.22µF ceramic capacitor. | | | 38 | CLK | External Clock Input (Optional). Use a 7.3728MHz frequency to match internal clock and to meet filter requirements. Connect to DGND if unused. | | # **Pin Description (continued)** | PIN | NAME | FUNCTION | | |------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 39 | SYNC | ADC Synchronization Input. SYNC resets the ADC modulator and digital filters. If used, connect the SYNC pins of multiple MAX22000 in parallel. If unused, connect to DGND. | | | 40 | RDY | Data Ready Output. Asserts active low when a new ADC conversion result is available. Reading a sample resets $\overline{\text{RDY}}$ inactive high. $\overline{\text{RDY}}$ is always driven. | | | 41 | ĪNT | Interrupt Output. Open Drain, asserts active low. Functionality controlled by registers GEN_INT and GEN_INTEN | | | 43 | RST | Reset Input. When asserted active low, reconfigures all registers to their power-on default states, analog output goes high impedance, analog inputs power down, and ADC conversion stops. | | | 44 | SDO | SPI Serial Data Output. Three-states when $\overline{\text{CS}}$ is inactive high. Connect to SPI MISO signal. | | | 45 | SDI | SPI Serial Data Input. Connect to SPI MOSI signal. | | | 46 | SCLK | SPI Serial Clock Input. Connect to SPI interface CLK signal. | | | 47 | CS | SPI Slave Select Input. The SPI interface responds only when $\overline{\text{CS}}$ is active low. | | | 48 | LDAC | DAC Load Input. When asserted active low, transfers the contents of the DAC data register and updates the DAC output. LDAC is ignored while RST is active low. Connect to DGND if not used. | | | 51 | BYP_DAC | DAC Regulator Bypass. Bypass to DVDD with a minimum 1µF ceramic capacitor. | | | 55, 56 | AGND_DAC | DAC Analog Ground. | | | 57 | REF_DAC | DAC Buffered Reference Voltage Output. Bypass to AGND with a minimum 100pF ceramic capacitor as close to the device as possible. | | | 58 | REF_DAC_E<br>XT | DAC External Voltage Reference Input. If used to supply an external reference, bypass to AGND with a minimum 0.01µF ceramic capacitor as close to the device as possible. If unused, connect to AGND. | | | 63 | HART_IN | Highway Addressable Remote Transducer (HART) Input. Please refer to HART_IN description. | | | 64 | FB | Transmit Output Buffer Feedback. Please refer to FB pin description. | | | EP1 through<br>5 | EP1 through<br>5 | Exposed Pad. Exposed pads are on the bottom of the package. Connect to HVSS. Solder exposed pad area to HVSS with multiple vias for best thermal performance. | | ## **Application Block Diagram** ### **Detailed Description** The MAX22000 is an industrial-grade, software configurable analog input/output solution. The device offers one output that can be configured as voltage or current output, and also offers up to six analog inputs that can be configured as voltage or current inputs. Two of the analog inputs are configured as a differential programmable gain amplifier (PGA), allowing for both low- and high-voltage inputs. The other analog inputs are high-voltage single-ended inputs. The transmit path (analog output) and the receive path (analog inputs) are completely independent; thus, can be programmed for different configurations and modes of operation. The MAX22000 provides a high-performance 18-bit DAC in the transmit path, and a 24-bit delta-sigma ADC in the receive path. A high-performance filter follows the ADC to provide 50Hz/60Hz normal mode rejection at select ADC data rates. The device includes a high-performance 5ppm/°C (max) voltage reference on-chip. However, external references can optionally be used for either or both of the transmit and the receive path. #### **Modes of Operation** The MAX22000 provides 5 main modes of operation: - Analog Output Voltage Mode (AOVM) - Analog Output Current Mode (AOCM) - Analog Input Voltage Mode (AIVM) - Analog Input Current Mode (AICM) - RTD and TC Modes Mode selection determines which input ports, Al1 through Al6, are available as spares. Analog input conversion on available ports is independent of analog output activity. For example, providing an analog output voltage requires only the use of Al3 for voltage feedback. If the application only needs this mode, all the other input channels are available for other uses, including the use of Al1 and Al2 as a current sense amplifier (CSA). Providing an analog output current reserves both Al1 and Al2 for current feedback. In this case, the resistor across Al1 and Al2 should be $50\Omega$ . Al1 and Al2 can also report current when providing an analog output voltage. Here, a $50\Omega$ resistor results in a $\pm 25$ mA current measurement range. Current measurement using AI5 and AI6 of the MAX22000 relies on an external precision resistor to effect current-tovoltage conversion. For current measurements not using differential sense, a GPIO pin can control an external analog switch to connect or disconnect the current sense resistor electronically. Alternatively, an application requiring all 4 main modes of operation leaves only Al4, Al5, and Al6 for general use. Besides their use as general purpose analog inputs, Al5 and Al6 can also be configured as a differential programmable gain amplifier (PGA) for either low-voltage or high-voltage inputs. Regardless of mode of operation, ports AUX1 and AUX2 are always available for cold junction measurements. The MAX22000 implements a safety switch, activated by the LINE\_CNFG bit in the GEN\_CNFG register, ensuring a feedback path whether in a 2-wire, 3-wire, or 4-wire configuration. #### Input and Output Range Settings To maintain the best accuracy, the MAX22000 provides multiple voltage and current ranges for its inputs and outputs. <u>Table 1</u> summarizes available ranges. From narrowest to widest, the nominal range specifies the range for the intended application. The linear range encompasses the nominal range, where performance specifications such as gain error, offset error, INL, PSRR, and CMRR are still guaranteed. Even wider, the full-scale range defines the conversion limits of the data converters. This extended range guards against clipping of signals significantly beyond the nominal range of the application. The MAX22000 sets the linear range at 105% of the nominal range, and the full-scale range at 125% of the nominal range. For example, for a $\pm 10$ V nominal range, the MAX22000 provides a linear range of $\pm 10.5$ V and a full-scale range of $\pm 12.5$ V. To provide other ranges, manage the codes in the digital domain. For example, for applications providing a ±5V range, limit the provided DAC code range between negative half-scale and positive half-scale, and double the received ADC code while using ±10V calibration coefficients. **Table 1. Input and Output Ranges** | MODE | SETTING | NOMINAL | LINEAR | FULL-SCALE | |--------|-----------------------|---------|--------|------------------| | AOVM | ±12.5V | ±10.0V | ±10.5V | ±12.5V | | AOVIVI | +25V | N/A | N/A | +12.5V to +37.5V | | AOCM | ±25mA | ±20mA | ±21mA | ±25mA | | AOCIVI | ±2.5mA | ±2.0mA | ±2.1mA | ±2.5mA | | | ±25V (differential) | ±20.0V | ±21.0V | ±25V | | | ±12.5V (single-ended) | ±10.0V | ±10.5V | ±12.5V | | AIVM | ±2.5V (differential) | ±2.0V | ±2.1V | ±2.5V | | AIVIVI | ±500mV (differential) | ±400mV | ±420mV | ±500mV | | | ±250mV (differential) | ±200mV | ±210mV | ±250mV | | | ±125mV (differential) | ±100mV | ±105mV | ±125mV | #### **PGA Input Common-Mode Range** If the signal amplitude into the PGA is known to be less than its selected full-scale range, the MAX22000 allows a greater input common-mode range than specified in the *Electrical Characteristics* tables. For the 25V, 2.5V, 500mV, 250mV, and 125mV settings, the maximum allowed input common-mode range is calculated as follows: $$V_{\text{CM}} = V_{\text{REF}} - V_{\text{PEAK}} \times \frac{A}{2}$$ where, V<sub>CM</sub> = Maximum input in common-mode range V<sub>REF</sub> = Reference voltage (2.5V) V<sub>PEAK</sub> = Peak input voltage A = Gain constant as per Table 2 For the 12.5V input range, the maximum input common-mode range is: $$V_{\text{CM}} = 5V_{\text{REF}} - \frac{V_{\text{PEAK}}}{2}$$ **Table 2. Gain Setting for Various Input Voltage Ranges** | INPUT | GAIN (A) | |-------|----------| | 25V | 1 | | 2.5V | 1 | | 500mV | 5 | | 250mV | 10 | | 125mV | 20 | #### **Analog Output Setting** <u>Table 3</u> summarizes settling performance in AOVM and AOCM modes. Settling time is defined as the time for the output to reach 1% error in response to a step of 105% of the linear range. AOVM 25V mode setting specifies bandwidth instead, using the load circuit shown in Figure 3. | ANALOG OUTPUT MODE | LOAD TYPE | MIN LOAD | MAX LOAD | SETTLING TIME | |---------------------|------------|----------|----------|---------------| | AOVIM 12.5V Sotting | Resistive | 1kΩ | 10ΜΩ | 0.1ms | | AOVM, 12.5V Setting | Capacitive | 0μF | 1μF | 1.0ms | | | Resistive | 0Ω | 250Ω | 0.5ms | | AOCM | Resistive | 0Ω | 750Ω | 1.0ms | | | Inductive | 0mH | 1mH | 0.5ms | **Table 3. Settling Time for Various Load Conditions** Figure 3. Load Condition for AOVM, 25V Setting #### **Analog Output Short-Circuit Protection** The MAX22000 provides output short-circuit protection in AOVM mode, responding to possible output overcurrent conditions in one of two ways, selectable using the OVC\_CTRL bit in the GEN\_CNFG register. In automatic mode, the output goes high impedance when an overcurrent condition is detected, and retries for about 300µs every 6ms until the overcurrent condition ends. Alternatively, in host controlled mode, the output goes high-impedance and resets bits AO\_CNFG[3:0] to 0b0000. The output remains high-impedance until the user writes bits AO\_CNFG[3:0] with a code for a proper output configuration. Regardless of overcurrent mode, the OVC\_INT interrupt bit (in the GEN\_INT register) asserts high to indicate overcurrent detection. In automatic mode, the OVC\_INT bit automatically deasserts low once the MAX22000 senses that the overcurrent condition ends. The 300 $\mu$ s dwell time ensures that completely discharged capacitive loads up to $1\mu$ F, charging to $\pm 10$ V do not falsely trigger an overcurrent condition in AOVM mode #### **Power-On Reset** The AVDD and DVDD supplies are monitored by power on reset circuitry. The MAX22000 is held in a reset state until the AVDD and DVDD supplies have reached a certain threshold that allows safe operation without loss of data. Once this threshold is exceeded, the SPI interface and low-voltage circuitry is fully functional. The high-voltage supplies are also constantly monitored. The MAX22000 needs only the AVDD and DVDD supplies to communicate over the SPI interface. With AVDD and DVDD powered, loss of any high voltage supply is reported through the HVDD\_INT and the HVDDO\_INT bits in the GEN\_INT register. #### **SPI Interface** An SPI interface allows communication of all important information between a microprocessor and the MAX22000. An optional CRC enhances confidence in the data communicated to and from the MAX22000. This feature, disabled by default after hardware reset or power-up (but not a software reset), can be enabled or disabled at any time through the SPI interface. When enabled, it affects both read and write SPI transactions. All SPI transactions without CRC are 4 bytes long. When CRC is enabled, all SPI transactions become 5 bytes long. For an SPI write transaction, the host appends a correct CRC, calculated from the 4 bytes of that SPI transaction. The MAX22000 checks the CRC and flags a CRC error should there be a mismatch. During an SPI read transaction, the MAX22000 expects no CRC, so does not check for one. The MAX22000 appends a correct CRC, calculated from the first byte sent from the host (the address and R/W bit), followed by the 3 bytes of register content. It is up to the host to check the validity of this returned CRC. SPI command format consists of a 7-bit register address, followed by a read/write bit, followed by 24 bits of data to read from or write to the register specified. The two possible SPI transaction formats are shown in <u>Table 4</u> and <u>Table 5</u>. When enabled, the CRC uses a polynomial based on 0x31 (x8 + x5 + x4 + x0). This CRC has the following properties: - detects all errors involving an odd number of bits - detects all double-bit errors - detects an error burst of up to 8 bits - calculates and checks the CRC based on the 32-bits that would have been sent were the CRC not enabled Refer to AN27 for more details at: https://www.maximintegrated.com/en/app-notes/index.mvp/id/27. CRC code parameters: - Width = 8 - Polynomial = 0x31 - Input XOR = 0x00 - Output XOR = 0x00 - Input Reflected = True - Output Reflected = True CRC write example: To write 0x00\_0F00 to register GEN\_ CHNL\_CTRL, the SPI transaction from the host would be 0x06\_000F\_0011. CRC read transaction example: To read the default value from register GEN\_CNFG, the SPI transaction from the host would be 0x05\_XXXX\_XXXX. The returned value from the MAX22000 would be 0x05\_1000\_00CB. #### Table 4. SPI Transaction Format with CRC Disabled | BITS 31:25 | BIT 24 | BITS 23:0 | |------------------|--------|----------------| | Register Address | R/W | 24-bit Payload | #### Table 5. SPI Transaction Format with CRC Enabled | BITS 39:33 | BIT 32 | BITS 31:8 | BITS 7:0 | |------------------|--------|----------------|----------| | Register Address | R/W | 24-bit Payload | CRC | #### **Product Tracking** The MAX22000 includes a 32-bit device tracking number, unique to each device manufactured, accessible through the SPI interface. Besides tracking individual ICs, this feature can also enable tracking of individual products incorporating the MAX22000. #### **Analog Output DAC** The analog output is driven by a high accuracy 18-bit, serial SPI input, digital-to-analog converter (DAC). At power-up, the output is set to high-impedance. If subsequently programmed to switch to AOVM mode, the output goes to approximately 0V. If subsequently programmed to switch to AOCM mode, the output goes to approximately 0mA. One of the settings, the +25V mode, is meant to support HART or to source power for a 4mA–20mA sensor. As described later, the MAX22000 supports either a signal from a HART modem through the HART\_IN pin, or the DAC can generate HART modulation directly through the firmware. #### **Output Correction** To ease system calibration, the MAX22000 corrects DAC codes with an 18-bit gain and an 18-bit offset adjustment, as shown in Figure 4. Figure 4. Gain and Offset Adjustment The DAC code written to AO\_DATA\_W (in the AO\_DATA\_ WR register) is a signed two's complement value. Thus, a code of 0x00000 results in a nominal zero voltage or current, a code of 0x20000 results in the most negative voltage or current, and a code of 0x1FFFF results in the most positive voltage or current output. Details about the code-to-output mapping can be seen in <u>Table 6</u>. Though AO\_DATA\_W is always interpreted as a signed two's complement value, the 25V mode adds a fixed 25V offset to the analog output, effectively making it positive-only. In the 25V mode case, programmed voltages might be restricted due to HVDDO headroom restrictions. The gain coefficient, AO\_GAIN\_W, is always an unsigned 18-bit binary code, representing a gain between 1 LSB, and one unity gain. <u>Table 7</u> summarizes the gain correction range of the MAX22000, where the last columns specify the gain as shown in <u>Figure 4</u>. The offset coefficient, AO\_OFFSET\_W, is always a signed two's complement 18-bit code, representing an offset between about positive half-scale and negative half-scale. <u>Table 8</u> summarizes the offset correction range of the MAX22000. The results of the correction calculations can saturate. Should the correction calculations result in overflow or underflow, the code clips to the appropriate level. For 25V AOVM, the saturation calculations are the same as with $\pm 12.5$ V AOVM, with an additional 25V offset added after the output voltage is calculated. Writing to any of the AO\_DATA\_WR, AO\_GAIN\_CORR\_ WR, or AO\_OFFSET\_CORR\_WR registers results in a recalculation of the corrected output code as shown in <u>Figure 4</u>, and updates the analog output once the calculations have completed. **Table 6. Nominal Output Values vs. Code** | MODE | SETTING | AO_DATA_W | OUTPUT VALUE | |-------------|---------|-----------|--------------| | | | 0x20000 | 12.5V | | | 1251/ | 0x3FFFF | 24.9999V | | | +25V | 0x00000 | 25.0V | | A (C) //A / | | 0x1FFFF | 37.4999V | | AOVM | | 0x20000 | -12.5V | | | 140.5)/ | 0x3FFFF | -95.4µV | | | ±12.5V | 0x00000 | 0V | | | | 0x1FFFF | 12.4999V | | | | 0x20000 | -25mA | | | .05 | 0x3FFFF | -191nA | | | ±25mA | 0x00000 | 0mA | | AOCM | | 0x1FFFF | 24.9998mA | | AUCIVI | | 0x20000 | -2.5mA | | | | 0x3FFFF | -19.1nA | | | ±2.5mA | 0x00000 | 0mA | | | | 0x1FFFF | 2.49998mA | ## **Table 7. Gain Range Examples** | RANGE | AO_GAIN_W | GAIN | AS A DECIMAL | |---------------------|-----------|-------------------|--------------| | Minimum Gain | 0x00000 | 1/2 <sup>18</sup> | 0.000038 | | Quarter Gain | 0x0FFFF | 1/4 | 0.25 | | Half Gain | 0x1FFFF | 1/2 | 0.50 | | Three-Quarters Gain | 0x2FFFF | 3/4 | .75 | | Maximum Gain | 0x3FFFF | 1 | 1.00 | **Table 8. Offset Range Examples** | MODE | SETTING | AO_DATA_W | OFFSET FRACTION | OUTPUT VALUE | |-------------|---------|-----------|-----------------|--------------| | | | 0x20000 | -1 | 12.5V | | | +25V | 0x3FFFF | -1 / 131072 | 24.9999V | | | +25V | 0x00000 | 0 | 25.0V | | A (C) / N 4 | | 0x1FFFF | 131071 / 131072 | 37.4999V | | AOVM | | 0x20000 | -1 | -12.5V | | | 110 51/ | 0x3FFFF | -1 / 131072 | -95.4µV | | | ±12.5V | 0x00000 | 0 | 0V | | | | 0x1FFFF | 131071 / 131072 | 12.4999V | | | ±25mA | 0x20000 | -1 | -25mA | | | | 0x3FFFF | -1 / 131072 | -191nA | | | | 0x00000 | 0 | 0mA | | AOCM | | 0x1FFFF | 131071 / 131072 | 24.9998mA | | AUCIVI | | 0x20000 | -1 | -2.5mA | | | 12 Em A | 0x3FFFF | -1 / 131072 | -19.1nA | | | ±2.5mA | 0x00000 | 0 | 0mA | | | | 0x1FFFF | 131071 / 131072 | 2.49998mA | ### Controlling the Analog Output with LDAC The $\overline{\text{LDAC}}$ pin controls the latch between the corrected digital code and the DAC, and can help time analog output changes precisely. If precise timing is not needed, the simplest approach would be to leave $\overline{\text{LDAC}}$ tied permanently low. Writing to AO\_DATA\_WR, AO\_OFFSET\_CORR\_WR, or AO\_ GAIN\_CORR\_WR starts a correction calculation. The MAX22000 provides a new output once these calculations complete. Likewise, transitioning $\overline{\text{LDAC}}$ from high to low after one of these registers is written, also provides a new output, even if $\overline{\text{LDAC}}$ transitions high again before correction calculations have completed. For more precise timing control, keep LDAC high, and transition low after correction calculations have completed. The analog output updates coincide with this falling edge. To determine when the calculations have completed, either wait at least 2.5µs after completion of the SPI transaction writing one of the registers specified above, or poll the BUSY bit in the AO STA RD register waiting for it to read low. #### **Conversion Formulas** <u>Table 9</u> collects together in one place, the formulas mapping DAC data, gain, and offset codes to nominal output values. Recall that the calculation in brackets can saturate, so overflows and underflows limit to the maximum and minimum digital codes, respectively. The MAX22000 limits digital gain correction to 1.0 or below. Commonly, applications need a small gain correction above or below unity. To allow for this, the MAX22000 output driver provides an analog gain of approximately 1.02, allowing for a small correction above 1.0 if needed. | MODE | SETTING | FORMULA | |------|---------|------------------------------------------------------------------------------------------------------------------------------------------------| | AOVM | +25V | $V_{OUT} = 12.5V \times \left[ \frac{AO\_DATA\_W}{2^{17}} \times \frac{AO\_GAIN\_W + 1}{2^{18}} + \frac{AO\_OFFSET\_W}{2^{17}} \right] + 25V$ | | AOVM | ±12.5V | $V_{OUT}$ =12.5V× $\frac{AO\_DATA\_W}{2^{17}}$ × $\frac{AO\_GAIN\_W+1}{2^{18}}$ + $\frac{AO\_OFFSET\_W}{2^{17}}$ | | AOCM | ±25mA | $I_{OUT}$ =25mA × $\left[\frac{AO\_DATA\_W}{2^{17}} \times \frac{AO\_GAIN\_W+1}{2^{18}} + \frac{AO\_OFFSET\_W}{2^{17}}\right]$ | | AOCM | ±2.5mA | $I_{OUT} = 2.5\text{mA} \times \left[ \frac{AO\_DATA\_W}{2^{17}} \times \frac{AO\_GAIN\_W + 1}{2^{18}} + \frac{AO\_OFFSET\_W}{2^{17}} \right]$ | Table 9. Converting from DAC Code to Analog Output ### **Analog Output DAC Ground** As shown in <u>Figure 5</u>, connect both AGND\_DAC pins together. Refer remote output loads to this system ground for best performance. Figure 5. Star Ground Connection ### HART (Highway Addressable Remote Transducer) Modulation The MAX22000 supports HART devices in two ways. First, program a microcontroller to provide DAC samples, through the SPI interface, emulating the 1.2kHz and 2.2kHz sine waves characteristic of HART, following the correct format. Read ADC samples, also through the SPI interface, to demodulate the HART signal and recover the HART data. This technique requires no additional hardware, placing the burden of the HART interface implementation in the digital domain. Alternatively, use an external HART modem. Couple the output of that modem to the MAX22000 HART\_IN pin with a DC blocking network, as shown in <u>Figure 6</u>. Ensure that the high-pass cutoff frequency is approximately 100Hz or below. Figure 6. HART Connection In AOVM mode, the gain from the HART\_IN pin to the output is five, so a 1V peak-to-peak input results in a 5V peak-to-peak output swing. In AOCM mode, the transconductance, assuming a $50\Omega$ current sense resistor, is 10mA/V, so a 1V peak-to-peak input results in a 10mA peak-to-peak output swing. Due to analog output headroom requirements, HVDD and HVDDO must be at least 26.5V. Also, HVSS and HVSSO must be -5V or more negative. Figure 7. ADC System Calibration Data Flow #### **Output Driver Compensation** A passive network between the output driver and the FB pin compensates for load variations. <u>Figure 8</u> shows a recommended compensation network offering stable performance over a wide range of resistive and capacitive loads in AOVM mode, and a wide range or resistive and inductive loads in AOCM mode. Figure 8. Recommended Compensation Network #### **Analog Input ADC** The MAX22000 features a high-performance, 24-bit delta-sigma analog-to-digital (ADC) converter, achieving exceptional performance while consuming minimal power. This ADC provides a selection of sample rates from 1sps up to 115.2ksps. The delta-sigma modulator detects overrange conditions. The DOR bit in the DCHNL\_STA register reports any such condition should it occur. Post-conversion digital SINC filters provide better than 75dB 50Hz/60Hz normal mode rejection, and also provide overflow reporting. When an overflow occurs, the code returned is either 0x7FFFFF if positive overflow occurs, or 0x800000 if negative underflow occurs. The MAX22000 also monitors the analog signals entering the ADC, and reports an overrange condition in bit AOR in the DCHNL\_STA register if the input to the ADC exceeds the full-scale range by approximately 120% or more. These conversions can result in nonsaturated digital codes, which might not meet the accuracy specifications in this data sheet. #### **ADC Clock** The MAX22000 incorporates a highly stable internal oscillator, providing a nominal system clock of 7.3728MHz (8.192MHz x 0.9) for both analog and digital timing. Optionally, and especially to synchronize ADC conversion using the SYNC pin, a highly stable external clock can be provided. Set the EXTCLK bit in the DCHNL\_CTRL2 register to 1 to use a clock source provided on the CLK pin. Provide only a 7.3728MHz frequency to meet filter requirements. Connect CLK to DGND if unused and set the EXTCLK bit in DCHNL\_CTRL2 register to 0 to select an internal clock source. Refer to the *ADC Conversion Synchronization* section for further information on use of the SYNC pin. #### **Analog Inputs** An internal MUX, controlled through the Al\_DCHNL\_ SEL[3:0] bits in the GEN\_CHNL\_CTRL register, selects from 11 available sources. Both single-ended and differential sources are available through this MUX, as detailed in Table 13. For most MUX selections, a minimum voltage results in a converted code of 0x800000, a zero voltage results in a converted code of 0x000000, and a maximum voltage results in a converted code of 0x7FFFFF. The exception to this are the AUX1 and AUX2 inputs, where an input of zero volts results in a converted code of 0x800000, an input of +1.25V results in a converted code of 0x000000, and an input of +2.5V results in a converted code of 0x7FFFFF. #### **ADC Operating Modes** The DCHNL\_MODE bits in the DCHNL\_CMD register control whether ADC conversions occur. By default, at power-up, the ADC is in a standby power-down mode (01b), performing no conversions and minimizing ADC power consumption. Writing 01b to the DCHNL\_MODE bits in the DCHNL\_ CMD register powers down the MAX22000 ADC. If the DCHNL\_PD bit of the DCHNL\_CTRL1 register is set low, then the MAX22000 ADC enters a standby mode, where conversions stop, but the internal LDO and oscillator are still powered, enabling fast startup. If the DCHNL\_PD bit is set high, the ADC is reset. To convert data through the ADC, write 11b to the DCHNL\_MODE bits. This triggers either a single conversion or starts a continuous series of conversions, depending on the state of the SCYCLE and CONTSC bits in the DCHNL\_CTRL1 register. Set the DCHNL\_MODE bits to 01b before making any changes to ADC operation, including gain or offset corrections. Select the conversion mode based on conversion latency and MUX usage. If focusing on a single source of analog data with fast transients, choose continuous conversion mode. Select this mode by setting the SCYCLE bit in the DCHNL\_CTRL1 register low before starting conversions. It yields the highest conversion rates possible, up to 115.2ksps. In this mode, depending on the selected conversion rate, received data has an initial filter settling of 5 samples. Refer to <u>Table 10</u> for a menu of conversion rates. Similar to continuous conversion mode, continuous single-cycle mode provides an on-going stream of samples, but bypasses the filter settling delay. Select this mode by setting the SCYCLE bit high and the CONTSC bit also high (both in the DCHNL\_ CTRL1 register). It provides continuous conversions with no added latency, bypassing the pipeline delay of continuous conversion mode. Refer to <u>Table 11</u> for a menu of conversion rates. To provide on-demand conversions, consider single-cycle mode, offering a single no-latency conversion, but otherwise similar to continuous single-cycle mode. Select this mode by setting the SCYCLE bit high and the CONTSC bit low. Refer to <u>Table 12</u> for maximum possible data rates in this mode. When in either continuous conversion mode or continuous single-cycle mode, halt the conversions by setting the DCHNL\_MODE bits in the DCHNL\_CMD register to 01b. Changing the MUX selection to a different source (Al\_DCHNL\_SEL bits in the GEN\_CHNL\_CTRL register) also halts continuous conversions and switches the ADC to standby. **Table 10. Data Rate Choices for Continuous Conversion** | DCHNL_RATE [3:0] | DATA RATE (SPS) | DCHNL_RATE [3:0] | DATA RATE (SPS) | |------------------|-----------------|------------------|-----------------| | 0000b | 5 | 1000b | 900 | | 0001b | 10 | 1001b | 1,800 | | 0010b | 15 | 1010b | 3,600 | | 0011b | 30 | 1011b | 7,200 | | 0100b | 50 | 1100b | 14,400 | | 0101b | 60 | 1101b | 28,800 | | 0110b | 225 | 1110b | 57,600 | | 0111b | 450 | 1111b | 115,200* | <sup>\*</sup> Disable all system calibrations to achieve this sampling rate. Note: Bold represents sampling rates that provide more than 90dB of 50Hz/60Hz normal mode rejection. **Table 11. Data Rate Choices for Continuous Single-Cycle Conversion** | DCHNL_RATE DATA RATE WITH SYSTEM CALIBRATION (SPS) DATA RATE WITHOUT SYSTEM CALIBRATION (SPS) 0000b 1 (0.9955) 1 (0.9955) 0001b 2.5 2.5 0010b 5 5 0011b 10 10 0100b 12.5 12.5 0110b 50 50 0111b 60 60 1000b 150 150 1001b 299 299 1010b 887 892 1011b 1,755 1,776 1100b 2,768 2,818 1101b 5,327 5,519 1110b 9,910 10,593 1111b 17,389 19,609 | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------|--------------------------------------------|--|--|--| | 0001b 2.5 2.5 0010b 5 5 0011b 10 10 0100b 12.5 12.5 0101b 15 15 0110b 50 50 0111b 60 60 1000b 150 150 1001b 299 299 1010b 887 892 1011b 1,755 1,776 1100b 2,768 2,818 1101b 5,327 5,519 1110b 9,910 10,593 | DCHNL_RATE | DATA RATE WITH SYSTEM CALIBRATION (SPS) | DATA RATE WITHOUT SYSTEM CALIBRATION (SPS) | | | | | 0010b 5 5 0011b 10 10 0100b 12.5 12.5 0101b 15 15 0110b 50 50 0111b 60 60 1000b 150 150 1001b 299 299 1010b 887 892 1011b 1,755 1,776 1100b 2,768 2,818 1101b 5,327 5,519 1110b 9,910 10,593 | 0000b | 1 (0.9955) | 1 (0.9955) | | | | | 0011b 10 0100b 12.5 0101b 15 0110b 50 0111b 60 1000b 150 1001b 299 1010b 887 892 1011b 1,755 1,776 1100b 2,768 2,818 1101b 5,327 5,519 1110b 9,910 10,593 | 0001b | 2.5 | 2.5 | | | | | 0100b 12.5 0101b 15 15 0110b 50 50 0111b 60 60 1000b 150 150 1001b 299 299 1010b 887 892 1011b 1,755 1,776 1100b 2,768 2,818 1101b 5,327 5,519 1110b 9,910 10,593 | 0010b | 5 | 5 | | | | | 0101b 15 15 0110b 50 50 0111b 60 60 1000b 150 150 1001b 299 299 1010b 887 892 1011b 1,755 1,776 1100b 2,768 2,818 1101b 5,327 5,519 1110b 9,910 10,593 | 0011b | 10 | 10 | | | | | 0110b 50 0111b 60 1000b 150 1001b 299 1010b 887 1011b 1,755 1100b 2,768 1101b 5,327 1110b 9,910 10,593 | 0100b | 12.5 | 12.5 | | | | | 0111b 60 1000b 150 1001b 299 1010b 887 1011b 1,755 1100b 2,768 1101b 5,327 1110b 9,910 10,593 | 0101b | 15 | 15 | | | | | 1000b 150 1001b 299 1010b 887 1011b 1,755 1100b 2,768 1101b 5,327 1110b 9,910 10,593 | 0110b | 50 | 50 | | | | | 1001b 299 1010b 887 1011b 1,755 1100b 2,768 1101b 5,327 1110b 9,910 10,593 | 0111b | 60 | 60 | | | | | 1010b 887 892 1011b 1,755 1,776 1100b 2,768 2,818 1101b 5,327 5,519 1110b 9,910 10,593 | 1000b | 150 | 150 | | | | | 1011b 1,755 1,776 1100b 2,768 2,818 1101b 5,327 5,519 1110b 9,910 10,593 | 1001b | 299 | 299 | | | | | 1100b 2,768 2,818 1101b 5,327 5,519 1110b 9,910 10,593 | 1010b | 887 | 892 | | | | | 1101b 5,327 5,519 1110b 9,910 10,593 | 1011b | 1,755 | 1,776 | | | | | 1110b 9,910 10,593 | 1100b | 2,768 | 2,818 | | | | | | 1101b | 5,327 | 5,519 | | | | | 1111b 17,389 19,609 | 1110b | 9,910 | 10,593 | | | | | | 1111b | 17,389 | 19,609 | | | | Note: Bold represents sampling rates that provide more than 90dB of 50Hz/60Hz normal mode rejection. **Table 12. Data Rate Choices for Single-Cycle Conversion** | DCHNL_RATE | DATA RATE WITH SYSTEM CALIBRATION (SPS) | DATA RATE WITHOUT SYSTEM CALIBRATION (SPS) | |------------|-----------------------------------------|--------------------------------------------| | 0000b | 1 (0.9955) | 1 (0.9955) | | 0001b | 2.5 | 2.5 | | 0010b | 5 | 5 | | 0011b | 10 | 10 | | 0100b | 12.5 | 12.5 | | 0101b | 15 | 15 | | 0110b | 50 | 50 | | 0111b | 60 | 60 | | 1000b | 150 | 150 | | 1001b | 298 | 299 | | 1010b | 886 | 891 | | 1011b | 1,752 | 1,772 | | 1100b | 2,759 | 2,810 | | 1101b | 5,297 | 5,486 | | 1110b | 9,804 | 10,473 | | 1111b | 17,067 | 19,200 | Note: Bold represents sampling rates that provide more than 90dB of 50Hz/60Hz normal mode rejection. #### **Data Rates** <u>Table 10</u>, <u>Table 11</u>, and <u>Table 12</u> summarize the available sampling rates of the MAX22000. Use the appropriate table depending on the conversion mode selected. In each case, the left-most column of the table indicates what to write to the DCHNL\_RATE bits of the DCHNL\_CMD register. In all 3 tables, the sampling rates in bold represent those that provide more than 90dB of 50Hz/60Hz normal mode rejection. To achieve the highest possible sampling rate in <u>Table 10</u>, 115.2ksps in continuous sampling mode, system calibrations must first be disabled by setting both the NOSYSG and the NOSYSO bits in the DCHNL\_CTRL2 register to 1. If either of these bits are zero, the sampling rate is instead 57.6ksps. The RATE bits in the DCHNL\_STA register do not reflect this. ## ADC Data Ready Output (RDY) The $\overline{RDY}$ pin indicates the availability of an ADC conversion result. A new conversion result always triggers a falling edge on $\overline{RDY}$ . A valid read of the DCHNL\_DATA register causes a rising edge on $\overline{RDY}$ if it is low. In continuous conversion mode or continuous single-cycle mode, a new conversion result might become available before the previous one had been read. In this case, the MAX22000 transitions the $\overline{RDY}$ pin high approximately 0.5 $\mu$ s prior to indicating that new conversion result with a falling edge. Existing conversion results remain available until about $0.5\mu s$ before the next conversion result. In continuous mode, RDY initially remains high for the first four conversion results, then goes low for the fifth result. Refer to Figure 9 for more detailed RDY timing. Figure 9. RDY Output Timing, a) Single-Cycle Mode, b) Continuous Single-Cycle Mode, c) Continuous Conversion Mode #### **ADC Conversion Synchronization** The SYNC pin—ideally in conjunction with an external clock—can be used to synchronize the data conversions to external events. Although the synchronization method also works with an internal clock, resynchronization is inevitable due to local oscillators with limited frequency accuracy. A highly stable external clock that can be shared by multiple MAX22000 devices, allows for much longer time intervals without the requirement of resynchronization. Set bit SYNC\_MODE in register DCHNL\_CTRL2 to logic high to enable external synchronization mode. Optionally, set bit EXTCLK in register DCHNL\_CTRL2 to logic high to use a highly accurate external clock signal. The synchronization mode is used to detect if the current conversions are synchronized to a continuous pulse signal with a period greater than the data rate. The pulse width of the synchronization signal is not critical, as only the rising edge of the synchronization pulse is used as a timing reference. The pulse width, however, must be longer than 300ns if the internal clock source is used, and longer than twice the clock period if an external clock source is used. In addition, the low time of the SYNC signal between consecutive SYNC pulses must be longer than 300ns if the internal clock source is used, and longer than twice the clock period if an external clock source is used. Ideally, the frequency of the synchronization signal is an integer multiple of the conversion rate. The synchronization mode records the number of ADC clock cycles between a falling edge of RDY and the rising edge of the next SYNC pulse. At the following SYNC pulse, the number of ADC clock cycles between a falling edge of RDY and the rising edge of the SYNC pulse is evaluated again and compared to the recorded value. If the new number of ADC clock cycles differs by more than one from the recorded value, the conversion in progress is stopped, the digital filter content is reset, and a new conversion starts. As the digital filter is reset, the full digital filter latency is required before valid results are available. If the new ADC clock count is within the ±1 count limit, the conversions continue uninterrupted. <u>Figure 10</u> shows the timing relationship between the MAX22000 ADC clock and the SYNC signal. Due to startup delays, any SYNC pulses before the first falling edge of RDY are ignored. The first rising edge on the SYNC pin after a falling edge of RDY establishes the relationship between the SYNC signal and the conversion timing. Figure 10. SYNC Input Timing #### **Analog Input System Calibration** The MAX22000 can eliminate gain and offset errors of the entire analog input signal chain, including board level components as well as internal MAX22000 circuits. The MAX22000 stores unique calibration coefficients for each of the available input channels, as selected by the AI\_DCHNL\_SEL bits in the GEN\_CHNL\_CTRL register. This simplifies calibration, as the coefficients need only be loaded once after reset or power-up. The MAX22000 automatically uses the appropriate coefficients on-the-fly. The MAX22000 supports automatic gain and offset correction in hardware for all conversion modes except for continuous conversion at 115,200 samples per second. Before this two-point calibration can take effect, the user must: - Select two voltages near the application's full-scale maximum and minimum points for each selected channel used. - Ensure that the calibration parameters for that channel are set to defaults. - Apply these two voltages to the MAX22000, resulting in two codes. - Calculate the gain and offset corrections for this channel. - Format these for the MAX22000 gain and offset correction registers. - Write these parameters to the appropriate registers, and repeat for any other channels being calibrated. Select two test voltages near the application maximum and minimum. Supply them from a low noise source, and measure them with an accurate meter. The MAX22000 employs indirect addressing to provide access to the offset and gain registers associated with each unique input channel. First, write the desired channel to the DCHNL\_N\_SEL register. Then, access calibration values with reads and writes to the DCHNL\_N\_SOC register for the offset, and the DCHNL\_N\_SGC for the gain. The offset and gain values must be at their defaults when the test voltages are applied. The defaults are 0x000000 for the offset and 0xC00000 for the gain of 1.5. Also, the NOSYSG and the NOSYSO bits in the DCHNL\_CTRL2 register must both be at their default 0. As illustrated in Figure 11, apply two test voltages, perform a conversion on each, and record the returned codes. For V1 and V2, C1 and C2 are obtained. Figure 11. Definition of Parameters for Two-Point Calibration Using the appropriate full-scale range voltage in <u>Table 13</u>, calculate the gain and offset as: $$\begin{aligned} \text{GAIN} &= 1.5 \times \frac{V_1 - V_2}{\left|\frac{C_1 - C_2}{2^{23}}\right| \times V_{\text{FS}}} \\ \text{OFFSET} &= C_2 - \frac{1.5}{\text{GAIN}} \times \frac{V_2}{V_{\text{FS}}} \times 2^{23} \end{aligned}$$ Since 0xC00000 is a gain of 1.5 our measured gain should be near 1.5. Calculate GAIN x $2^{23}$ . Write the rounded value of this in the DCHNL\_N\_SGC register as an unsigned number. For example, A = 1.48 translates to 12,415,139 (BD70A3h) in register DCHNL\_N\_SGC. OFFSET is in bits, and can be either positive or negative. Using the appropriate digital gain entry in <u>Table 13</u>, calculate OFFSET/(ADIG x 1.5). Write this value in the DCHNL\_N\_SOC register as a two's complement number. DCHNL\_N\_SGC = GAIN × $$2^{23}$$ DCHNL\_N\_SOC = $\frac{OFFSET}{A_{DIG} \times 1.5}$ The MAX22000 now corrects all further data from this channel using these associated correction parameters. **Table 13. Input Channel Conversion Parameters** | AI_DCHNL_SEL[3:0] | INPUT<br>CHANNEL | FULL-SCALE<br>RANGE (V <sub>FS</sub> ) | DIGITAL<br>GAIN<br>(A <sub>DIG</sub> ) | VALUE FOR<br>ADC CODE<br>800000h | VALUE FOR<br>ADC CODE<br>000000h | VALUE FOR ADC<br>CODE 7FFFFFh | |-------------------|--------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------|----------------------------------|-------------------------------| | 0000 | None | | | | | | | 0001 | Al1 Single<br>Ended | 12.5V | +2 | -12.5v | 0V | +12.5v | | 0010 | Al2 Single<br>Ended | 12.5V | -2 | -12.5v | 0V | +12.5v | | 0011 | AI1:AI2<br>Differential | 1.25V | +2 | -1.25v | 0V | +1.25v | | 0100 | Al3 Single<br>Ended | 12.5V | +2 | -12.5v | 0V | +12.5v | | 0101 | Al4 Single<br>Ended | 12.5V | -2 | -12.5v | 0V | +12.5v | | 0110 | Al3:Al4<br>Differential | 25.0V | +1 | -25.0V | 0V | +25.0V | | 1001 | AI5:AI6<br>Differential | 25.0V | +1 | -25.0V | 0V | +25.0V | | 1100 | AI5:AI6<br>Differential,<br>AI5_DF_GAIN<br>= 00b | 2.5V | +2 | -2.5V | 0V | +2.5V | | 1100 | AI5:AI6<br>Differential,<br>AI5_DF_GAIN<br>= 01b | 500mV | +2 | -500mV | 0mV | +500mV | | 1100 | AI5:AI6<br>Differential,<br>AI5_DF_GAIN<br>= 10b | 250mV | +2 | -250mV | 0mV | +250mV | | 1100 | AI5:AI6<br>Differential,<br>AI5_DF_GAIN<br>= 11b | 125mV | +2 | -125mV | 0mV | +125mV | | 1101 | AUX1 Single<br>Ended | 1.25V | +2 | 0V | +1.25V | +2.5V | | 1110 | AUX2 Single<br>Ended | 1.25V | -2 | 0V | +1.25V | +2.5V | | 1111 | AUX1:AUX2<br>Differential | 2.5V | +1 | -2.5V | 0V | +2.5V | The data channel conversions do not need to be stopped while accessing the offset and gain correction registers. The ADC can be running or stopped. The channel whose correction parameters are being accessed cannot be the same as the channel actively being converted. The data channel keeps converting with one exception. A write to the offset or gain correction registers for a channel currently being converted aborts that conversion. Additionally, if the ADC is in either continuous conversion mode or continuous single-cycle mode, all further conversions are halted as well. Either offset correction, gain correction, or both can be disabled with the NOSYSG and NOSYSO bits in the DCHNL\_CTRL2 register, but these bits are global, and would prohibit calibration for all channels if activated. If gain correction is disabled, the MAX22000 behaves as if DCHNL\_SGC is set to 800000h. Note that this is 2/3 of the default gain correction value of C00000h. If offset correction is disabled, the MAX22000 behaves as if DCHNL\_SOC is set to 000000h. #### **Auxiliary ADC Inputs** The MAX22000 offers two auxiliary ADC inputs, AUX1 and AUX2. Both inputs can be used either as single-ended inputs with a 0V to 2.5V range, or as differential inputs, with a range of ±2.5V. Both inputs are high impedance, allowing for a wide range of source impedances without the need for a dedicated input buffer. #### **ADC Reference** The MAX22000 includes a built-in 2.5V reference, but can use external references under program control. The MAX22000 meets all electrical characteristic specifications using the internal precision reference. An external reference allows, for example, sharing one reference between multiple MAX22000. #### **ADC Software Reset** A software reset puts the DCHNL\_ prefix registers to their default state and resets internal state machines. It does not affect the DAC. To effect an ADC software reset: - Write 1 to the DCHNL\_PD bit in the DCHNL\_CTRL1 register. - Write 01b to the DCHNL MODE bits in the DCHNL CMD register. - Poll the PDTSAT bits in the DCHNL\_STA register until it reads 10b. #### **Hardware Reset** The MAX22000 features an active-low hardware reset. Pulse $\overline{RST}$ low to reconfigure all registers to their power on state. The analog output goes high impedance, all analog inputs power down, any ADC conversion in progress is stopped, and the digital filters are reset. #### Thermal Monitoring and Shutdown The MAX22000 monitors its own temperature, and provides both a thermal warning and a protective thermal shutdown. The THWRNG\_INT bit is set in the GEN\_INT register should the die temperature reach approximately 145°C. This bit remains set until the die temperature drops below approximately 135°C, at which point this bit clears. This high temperature warning condition can be programmed to cause an interrupt assertion on the INT pin. Should the die temperature exceed approximately 165°C, the THSHDN\_INT bit in the GEN\_INT register asserts high and the INT pin asserts low, indicating a high temperature shutown condition. Note that thermal shutdown is a non-maskable interrupt. The GEN\_CNFG and GEN\_ CHNL\_CTRL registers are reset to their default state, except for the DAC\_REF\_SEL, the ADC\_REF\_SEL, and the CRC\_EN bits. # **Register Map** **Note**: In the register map the top-most line represents the MSB byte (bits 23-16, the middle line represents the middle byte (bits 15-8), and the bottom line represents the LSB byte (bits 7-0). | ADDRESS | 1 | NAME | MSB | | | | | | | LSB | | |------------|--------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------|---------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--| | GEN Regist | ters | | | ı | l | | l | | I | | | | | | GEN_PROD[<br>23:16] | | | | PROD_ | _ID[7:0] | | | | | | 0x00 | 0x2D0<br>000 | GEN_PROD[<br>15:8] | | | | SERIA | L[15:8] | | | | | | | | <u>GEN_PROD[</u> 7:0] | | PROD_ID[7:0] SERIAL[15:8] SERIAL[7:0] REV_ID[7:0] SERIAL[15:8] SERIAL[7:0] CRC_EN DACREF SEL NFG ADCREF SEL NFG AIS_6_CNFG[3:0] AI1_2_CNFG[2:0] AI3_CNF AI4_CNF AI5_6_CNFG[2:0] AI5_DF_GAIN[1:0] Reserved[1:0] OVC_CT RL Reserved[2:0] AI1_TEST[1:0] AI2_TEST[1:0] AI3_TEST[1:0] AI4_TEST[1:0] AI4_TEST[1:0] AI6_TEST[1:0] AI6_TEST[1:0] AIDCHNL_SEL[3:0] Reserved[1:0] GPIO_EN[5:0] Reserved[1:0] GPO_DATA[5:0] Reserved[1:0] GPI_POS_EDGE_INT[5:0] Reserved[1:0] GPI_NEG_EDGE_INT[5:0] | | | | | | | | | | | GEN_REV[23<br>:16] | SERIAL[15:8] SERIAL[7:0] REV_ID[7:0] SERIAL[15:8] SERIAL[7:0] CRC_EN DACREF SEL NFG SEL NFG ADCREF SEL NFG AO_CNFG[3:0] AI1_2_CNFG[2:0] AI3_CNF G AI4_CNF G AI5_6_CNFG[2:0] AI5_DF_GAIN[1:0] Reserved[1:0] OVC_CT RL Reserved[2:0] AI1_TEST[1:0] AI2_TEST[1:0] AI3_TEST[1:0] AI4_TEST AI5_TEST[1:0] AI4_TEST AI5_TEST[1:0] AI4_TEST AI5_TEST[1:0] AI4_TEST AI6_TEST[1:0] AI_DCHNL_SEL[3:0] Reserved[7:0] Reserved[1:0] GPIO_EN[5:0] | | | | | | | | | | 0x01 | 0x0000<br>00 | GEN_REV[15<br>:8] | SERIAL[7:0] REV_ID[7:0] SERIAL[15:8] SERIAL[7:0] CRC_EN DACREF _ ADCREF _ LINE_C _ NFG _ AO_CNFG[3:0] Al1_2_CNFG[2:0] Al3_CNF _ GI4_CNF _ G _ AI5_6_CNFG[2:0] Al5_DF_GAIN[1:0] Reserved[1:0] OVC_CT _ RL _ Reserved[2:0] Al1_TEST[1:0] Al2_TEST[1:0] Al3_TEST[1:0] Al4_TEST Al5_TEST[1:0] Al6_TEST[1:0] Al_DCHNL_SEL[3:0] Reserved[7:0] | | | | | | | | | | | | GEN_REV[7:<br>0] | PROD_ID[7:0] | | | | | | | | | | | | GEN_CNFG[2<br>3:16] | CRC_EN | | | | | AO_CN | FG[3:0] | | | | 0x02 | 0x1000<br>00 | GEN_CNFG[1<br>5:8] | Al1 | Al1_2_CNFG[2:0] Al3_CNF G Al4_CNF G Al5_6 | | | 5_6_CNFG[2:0] | | | | | | | | GEN_CNFG[7:0] | | | | Reserved[2:0 | )] | | | | | | | | GEN_CHNL<br>CTRL[23:16] | AI1_TE | ST[1:0] | Al2_TE | ST[1:0] | AI3_TE | ST[1:0] | ST[1:0] | | | | 0x03 | 0x0000<br>00 | GEN_CHNL<br>CTRL[15:8] | Al5_TEST[1:0] | | Al6_TE | ST[1:0] | | AI_DCHNI | | | | | | | GEN_CHNL<br>CTRL[7:0] | | | | Reserv | red[7:0] | | | | | | | | GEN_GPIO<br>CTRL[23:16] | Reserv | red[1:0] | | | GPIO_ | EN[5:0] | | | | | 0x04 | 0x0000<br>00 | GEN_GPIO<br>CTRL[15:8] | Reserv | red[1:0] | | | GPIO_I | DIR[5:0] | | | | | | | GEN_GPIO<br>CTRL[7:0] | Reserv | red[1:0] | | | GPO_D | ATA[5:0] | | | | | | | GEN_GPI_IN<br>T[23:16] | Reserv | Reserved[1:0] GPI_POS_EDGE_INT[5:0] | | | 0] | | | | | | 0x05 | 0x0000<br>00 | <u>GEN_GPI_IN</u><br><u>T[15:8]</u> | Reserved[1:0] GPI_NEG_EDGE_INT[5:0] | | | | | | | | | | | | GEN_GPI_IN<br>T[7:0] | | | | | | | | | | | 0.406 | 0x0000 | GEN_GPI_DA<br>TA[23:16] | Reserv | Reserved[1:0] GPI_POS_EDGE_INT[5:0] Reserved[1:0] GPI_NEG_EDGE_INT[5:0] | | | | | | | | | 0x06 | 00 | GEN_GPI_DA<br>TA[15:8] | Reserv | red[1:0] | | GPI_ | _NEG_EDG | E_INT_STA | Al5_6_CNFG[2:0] Reserved[2:0] [[1:0] Al4_TEST[1:0] Al5_6_CNFG[2:0] [[5:0] Al4_TEST[1:0] [[5:0] Al5_6_CNFG[2:0] Al4_TEST[1:0] Al4_TEST[1:0 | | | | ADDRESS | RESET | NAME | MSB | Reserved[1:0] GPI_DATA[5:0] | | | | LSB | | | |-----------|--------------|-------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------|--------|--------------|----------|----------|-----------|----------------------| | | | GEN_GPI_DA<br>TA[7:0] | Reserv | red[1:0] | | | GPI_DA | ATA[5:0] | | | | | | <u>GEN_INT[23:</u> <u>16]</u> | | | | Reserv | ed[14:7] | | | | | 0x07 | 0x0000<br>00 | GEN_INT[15:<br>8] | | Reserved[1:0] Reserved[14:7] Reserved[6:0] P. P. P. P. P. P. P. P | | | | | | PGAOV<br>V_INT | | | | GEN_INT[7:0] | HVDD_I<br>NT | Reserved[1:0] Reserved[14:7] | | | | | GPI_INT | | | | | GEN_INTEN[<br>23:16] | | | | Reserv | ed[14:7] | | | | | 0x08 | 0x0000<br>00 | GEN_INTEN[<br>15:8] | | | F | Reserved[6:0 | 0] | | | PGAOV<br>V_INTE<br>N | | | | GEN_INTEN[<br>7:0] | HVDD_I<br>NTEN | Reserved[1:0] Reserved[14:7] | | | | | | | | | | GEN_PWR_C<br>TRL[23:16] | AODAC_<br>PD | Reserved[14:7] | | | | | | Reserve<br>d[16] | | 0x09 | 0x0000<br>00 | GEN_PWR_C<br>TRL[15:8] | | Reserved[15:8] | | | | | | | | | | GEN_PWR_C<br>TRL[7:0] | | Reserved[7:0] | | | | | | | | DCHNL Reg | gisters | | ļ | | | | | | | | | | | DCHNL_CMD<br>[23:16] | Reserved[1:0] DCHNL_MODE[1:0] DCHNL_RATE[3:0] | | | | | | | | | 0x20 | 0x1000<br>00 | DCHNL_CMD<br>[15:8] | | | | Reserve | ed[15:8] | | | | | | | DCHNL_CMD<br>[7:0] | | | | Reserv | /ed[7:0] | | | | | | | DCHNL_STA[<br>23:16] | | | | Reserv | /ed[8:1] | | | | | 0x21 | 0x0000<br>08 | DCHNL_STA[<br>15:8] | Reserve<br>d[0] | REFDET | | Reserv | /ed[3:0] | | DOR | AOR | | | | DCHNL_STA[<br>7:0] | | RATI | E[3:0] | | PDST | AT[1:0] | MSTAT | RDY | | | | DCHNL_CTR<br>L1[23:16] | F | Reserved[2:0] DCHNL_ PD Reserved[1:0] SCYCLE C | | | | | | CONTS<br>C | | 0x22 | 0x0200<br>00 | DCHNL_CTR<br>L1[15:8] | | Reserved[15:8] | | | | | | | | | | DCHNL_CTR<br>L1[7:0] | Reserved[7:0] | | | | | | | | | | | DCHNL_CTR<br>L2[23:16] | EXTCLK Reserve d SYNC_M Reserve NOSYS NOSYS O Reserved[17 | | | | | | ed[17:16] | | | 0x23 | 0x0000<br>00 | DCHNL_CTR<br>L2[15:8] | | | | Reserve | ed[15:8] | | | | | | | DCHNL_CTR<br>L2[7:0] | | | | Reserv | /ed[7:0] | | | | | ADDRESS | RESET | NAME | MSB | | | | | | | LSB | | |------------|--------------|-----------------------------------|---------|-------------------------------|----------|----------|------------|----------|------------|-----|--| | | | DCHNL_DAT<br>A[23:16] | | | | DCHNL_D | ATA[23:16] | | | | | | 0x24 | 0x0000<br>00 | DCHNL_DAT<br>A[15:8] | | | | DCHNL_E | )ATA[15:8] | | | | | | | | DCHNL_DAT<br>A[7:0] | | | | DCHNL_I | DATA[7:0] | | | | | | | | DCHNL N S<br>EL[23:16] | | | | Reserve | ed[19:12] | | | | | | 0x25 | 0x0000<br>00 | DCHNL_N_S<br>EL[15:8] | | Reserved[11:4] Reserved[3:0] | | | | | | | | | | | DCHNL_N_S<br>EL[7:0] | | Reserv | /ed[3:0] | | | DCHNL_N | N_SEL[3:0] | | | | | | DCHNL_N_S<br>OC[23:16] | | | | DCHNL_N_ | SOC[23:16 | ] | | | | | 0x26 | 0x0000<br>00 | DCHNL_N_S<br>OC[15:8] | | | | DCHNL_N | _SOC[15:8] | | | | | | | | DCHNL N S<br>OC[7:0] | | DCHNL_N_SOC[7:0] | | | | | | | | | | | DCHNL_N_S<br>GC[23:16] | | DCHNL_N_SGC[23:16] | | | | | | | | | 0x27 | 0xC00<br>000 | DCHNL N S<br>GC[15:8] | | DCHNL_N_SGC[15:8] | | | | | | | | | | | DCHNL N S<br>GC[7:0] | | DCHNL_N_SGC[7:0] | | | | | | | | | AO Registe | rs | | | | | | | | | | | | | | AO DATA W<br>R[23:16] | | AO_DATA_W[17:10] | | | | | | | | | 0x40 | 0x0000<br>00 | AO_DATA_W<br>R[15:8] | | | | AO_DAT | A_W[9:2] | | | | | | | | <u>AO_DATA_W</u><br><u>R[7:0]</u> | AO_DATA | A_W[1:0] | | | Reserv | /ed[5:0] | | | | | | | AO_OFFSET<br>CORR_WR[<br>23:16] | | | | AO_OFFSE | T_W[17:10 | ] | | | | | 0x41 | 0x0000<br>00 | AO_OFFSET<br>_CORR_WR[<br>_15:8] | | AO_OFFSET_W[9:2] | | | | | | | | | | | AO_OFFSET<br>CORR_WR[<br>7:0] | AO_OFFS | AO_OFFSET_W[1:0 Reserved[5:0] | | | | | | | | | | | AO_GAIN_C<br>ORR_WR[23:<br>16] | | AO_GAIN_W[17:10] | | | | | | | | | 0x42 | 0xFFF<br>FC0 | AO_GAIN_C<br>ORR_WR[15:<br>8] | | | | AO_GAI | N_W[9:2] | | | | | | | | AO_GAIN_C<br>ORR_WR[7:0] | AO_GAIN | N_W[1:0] | | | Reserv | /ed[5:0] | | | | | ADDRESS | RESET | NAME | MSB | | | | | | | LSB | |---------|--------------|----------------------------------|-----------------------------------|-------------------|---------|----------|--------------|----|-------------|------------------| | | | AO_CNFG_W<br>R[23:16] | | Reserv | ed[3:0] | | AO_RB_<br>EN | Re | eserved[18: | 16] | | 0x43 | 0x0000<br>00 | AO_CNFG_W<br>R[15:8] | | | | Reserve | ed[15:8] | | | | | | | AO_CNFG_W<br>R[7:0] | | | | Reserv | /ed[7:0] | | | | | | | AO DATA R<br>D[23:16] | | | Reserv | /ed[5:0] | | | AO_DATA | A_R[17:16] | | 0x44 | 0x0000<br>00 | AO DATA R<br>D[15:8] | | | | AO_DAT | A_R[15:8] | | | | | | | AO_DATA_R<br>D[7:0] | | | | AO_DAT | A_R[7:0] | | | | | | | AO_OFFSET<br>_CORR_RD[2<br>3:16] | | | Reserv | /ed[5:0] | | | _ | SET_R[17:<br>[6] | | 0x45 | 0x0000<br>00 | AO_OFFSET<br>_CORR_RD[1<br>5:8] | | AO_OFFSET_R[15:8] | | | | | | | | | | AO_OFFSET<br>CORR_RD[7<br>:0] | | AO_OFFSET_R[7:0] | | | | | | | | | | AO_GAIN_C<br>ORR_RD[23:<br>16] | | | Reserv | /ed[5:0] | | | AO_GAIN | N_R[17:16] | | 0x46 | 0x03FF<br>FF | AO_GAIN_C<br>ORR_RD[15:<br>8] | | AO_GAIN_R[15:8] | | | | | | | | | | AO_GAIN_C<br>ORR_RD[7:0] | | AO_GAIN_R[7:0] | | | | | | | | | | AO_STA_RD[<br>23:16] | | Reserved[10:3] | | | | | | | | 0x47 | 0x0000<br>00 | AO STA RD[<br>15:8] | Reserved[2:0] BUSY Reserved[11:8] | | | | | | | | | | | AO STA RD[<br>7:0] | | | | Reserv | red[7:0] | | | | # **Register Details** #### GEN PROD (0x00) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|----|--------------|----|----|----|----|----|----|--|--| | Field | | PROD_ID[7:0] | | | | | | | | | | Reset | | 0x2D | | | | | | | | | | Access<br>Type | | Read Only | | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |----------------|----|-----------------|----|-------|---------|----|---|---|--|--| | Field | | | | SERIA | L[15:8] | | | | | | | Reset | | | | 0x | 00 | | | | | | | Access<br>Type | | Read Only | | | | | | | | | | BIT | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | Field | | SERIAL[7:0] | | | | | | | | | | Reset | | 0x00 | | | | | | | | | | Access<br>Type | | 0x00 Read Only | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | |----------|-------|-------------------------------------------------------------------| | PROD_ID | 23:16 | 2 Channels | | SERIAL | 15:0 | Most significant 16 bits of a 32-bit code unique to each MAX22000 | ### **GEN\_REV (0x01)** | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|----|--------------|----|------|--------|----|----|----|--|--| | Field | | | | REV_ | D[7:0] | • | | | | | | Reset | | 0x00 | | | | | | | | | | Access<br>Type | | | | Read | Only | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Field | | SERIAL[15:8] | | | | | | | | | | Reset | | 0x00 | | | | | | | | | | Access<br>Type | | Read Only | | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Field | | SERIAL[7:0] | | | | | | | | | | Reset | | 0x00 | | | | | | | | | | Access<br>Type | | Read Only | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | |----------|-------|--------------------------------------------------------------------| | REV_ID | 23:16 | Unique ID incremented with each die revision of the MAX22000 | | SERIAL | 15:0 | Least significant 16 bits of a 32-bit code unique to each MAX22000 | ### GEN\_CNFG (0x02) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-------------|----------------|----------------|---------------|--------------|----|----|----| | Field | CRC_EN | DACREF_S<br>EL | ADCREF_S<br>EL | LINE_CNF<br>G | AO_CNFG[3:0] | | | | | Reset | 0b0 | 0b0 | 0b0 | 0b1 | 0b0000 | | | | | Access<br>Type | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 9 8 AI5_6_CNFG[2:0] 0b000 Write, Read 2 1 0 Reserved[2:0] 0b000 | | | | |----------------|------------------------|--------------|--------|-------------|-------------|--------------------------------------------------------------------------|--------------|----|--| | Field | А | 11_2_CNFG[2: | 0] | AI3_CNFG | AI4_CNFG | А | 15_6_CNFG[2: | 0] | | | Reset | | 0b000 | | 0b0 | 0b0 | | 0b000 | | | | Access<br>Type | Write, Read | | | Write, Read | Write, Read | Write, Read | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 2 1 0 | | | | Field | AI5_DF_GAIN[1:0] Reser | | | red[1:0] | OVC_CTRL | Reserved[2:0] | | | | | Reset | 0b00 0l | | 00 | 0 | 0b000 | | | | | | Access<br>Type | | | l Only | Write, Read | | Read Only | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|-------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CRC_EN | 23 | CRC generator and checker enable: | 0: CRC disabled (default) 1: CRC enabled | | DACREF_SE<br>L | 22 | DAC reference source: | 0: DAC uses built-in voltage reference (default) 1: DAC uses reference provided on pin REF_DAC_EXT | | ADCREF_SE | 21 | ADC reference source: | 0: ADC uses built-in voltage reference (default) 1: ADC uses reference provided on pin REF_ADC_EXT Note: A write transaction that changes this bit aborts any ADC conversion in progress | | LINE_CNFG | 20 | Line configuration safety switch: | 0: Switch between Al2 and Al3 is open 1: Switch between Al2 and Al3 is closed, ensuring a feedback path for analog output feedback, irrespective of the external configuration (default) | | AO_CNFG | 19:16 | Analog output configuration: | 0000: High Impedance (default) 0001: Analog output voltage mode, 25V setting 0010: Analog output voltage mode, 12.5V setting 0011: Reserved 0100: Reserved 0101: Reserved 0110: Analog output current mode, 25mA setting 0111: Reserved 1000: Analog output current mode, 2.5mA setting 1001 through 1111: Reserved. Do not use (including others not seen). Writing a value in this range leaves the contents of this register unchanged and sets the CNFG_INT bit active high to indicate an invalid write attempt. | | BITFIELD BITS | DESCRIPTION | DECODE | |-----------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Al1_2_CNFG 15:13 Al1 a | and Al2 input configuration: | 000: Both Al1 and Al2 powered down (default) 001: Al1 single-ended, Al2 powered down 010: Al1 powered down, Al2 single-ended 011: Both Al1 and Al2 single-ended 100: Al1 and Al2 differential pair (CSA) 101 through 111: Write of these bits ignored, the existing value is left unchanged, and the CNFG_INT bit is set active high to indicate an invalid write attempt Note: Selecting any current output mode in AO_CNFG [3:0] (0b0110 or 0b1000) forces Al2_2_CNFG [2:0] to be set to 0b100, and reads back as 0b100, regardless of what the write transaction specifies for these bits. Additionally, if the write transaction specifies anything other than 0b100, the CNFG_INT bit is set active high to indicate an invalid write attempt | | AI3_CNFG 12 AI3 is | nput configuration: | 0: Powered down (default) 1: Single-ended Note: Selecting any voltage output mode in AO_CNFG [3:0] (0b0001 or 0b0010) forces Al3_CNFG to be set to 0b1, and reads back as 0b1, regardless of what the write transaction specifies for this bit. Additionally, if the write transaction specifies anything other than 0b1, the CNFG_INT bit is set active high to indicate an invalid write attempt | | Al4_CNFG 11 Al4 ii | nput configuration: | 0: Powered down (default) 1: Single-ended | | AI5_6_CNFG 10:8 AI5 a | and Al6 input configuration: | 000: Powered down (default) 001: Reserved 010: Reserved 011: Reserved 100: Al5 and Al6 differential pair (PGA) 101 through 111: Write of these bits ignored, the existing value is left unchanged, and the CNFG_INT bit is set active high to indicate an invalid write attempt | | AI5_DF_GAI 7:6 AI5 a settir | and Al6 differential input voltage range<br>ng: | 00: 12.5V setting if AI_DCHNL_SEL [3:0] is 0b1001 (default) 2.5V setting if AI_DCHNL_SEL [3] = 0b1100 (default) 01: 500mV setting 10: 250mV setting | | | | 11: 125mV setting | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OVC_CTRL | 3 | Over-current response control, AOVM mode only: | 0: Automatic mode: an overcurrent condition sets the output high impedance, and retries every 6ms until the overcurrent condition is removed, after which it automatically returns to the output mode it was in before the overcurrent condition began (default) 1: Host-controlled mode: an overcurrent condition sets the output high impedance and resets the AO_CNFG [3:0] to 0000b; The MAX22000 output then remains high impedance until bits AO_CNFG [3:0] are written with a proper configuration. | | Reserved | 2:0 | Reserved | | # GEN\_CHNL\_CTRL (0x03) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|---------------|---------|---------------|------|-------------------|-----|---------------|----| | Field | Al1_TE | ST[1:0] | Al2_TEST[1:0] | | Al3_TEST[1:0] | | AI4_TEST[1:0] | | | Reset | 0b | 00 | 0b | 00 | OI | 000 | 0b | 00 | | Access<br>Type | Write, Read | | Write, | Read | Write, Read | | Write, Read | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | AI5_TEST[1:0] | | AI6_TEST[1:0] | | AI_DCHNL_SEL[3:0] | | | | | Reset | 0b | 00 | 0b | 00 | 0x0 | | | | | Access<br>Type | Write, Read | | Write, Read | | Write, Read | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | Reserved[7:0] | | | | | | | | | Reset | 0x00 | | | | | | | | | Access<br>Type | Read Only | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|-------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | AI1_TEST | 23:22 | Al1 diagnostic switches: | 00: diagnostic switches disabled (default) 01: $2M\Omega$ resistor to AGND 10: $2M\Omega$ resistor to HVDD 11: $2M\Omega$ resistor each to HVDD and AGND | | AI2_TEST | 21:20 | Al2 diagnostic switches: | 00: diagnostic switches disabled (default) 01: $2M\Omega$ resistor to AGND 10: $2M\Omega$ resistor to HVDD 11: $2M\Omega$ resistor each to HVDD and AGND | | AI3_TEST | 19:18 | Al3 diagnostic switches: | 00: diagnostic switches disabled (default) 01: $2M\Omega$ resistor to AGND 10: $2M\Omega$ resistor to HVDD 11: $2M\Omega$ resistor each to HVDD and AGND | | AI4_TEST | 17:16 | Al4 diagnostic switches: | 00: diagnostic switches disabled (default) 01: $2M\Omega$ resistor to AGND 10: $2M\Omega$ resistor to HVDD 11: $2M\Omega$ resistor each to HVDD and AGND | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------------|-------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AI5_TEST | 15:14 | Al5 diagnostic switches: | 00: diagnostic switches disabled (default) 01: $2M\Omega$ resistor to AGND 10: $2M\Omega$ resistor to HVDD 11: $2M\Omega$ resistor each to HVDD and AGND | | AI6_TEST | 13:12 | Al6 diagnostic switches: | 00: diagnostic switches disabled (default) 01: $2M\Omega$ resistor to AGND 10: $2M\Omega$ resistor to HVDD 11: $2M\Omega$ resistor each to HVDD and AGND | | AI_DCHNL_<br>SEL | 11:8 | Analog Input ADC channel selection: | 0000: no channel selected (default) 0001: select Al1 single-ended (±12.5V conversion range) 0010: select Al2 single-ended (±12.5V conversion range) 0011: select Al1:Al2 differential (±1.25V conversion range, ±25mA if using a 50Ω resistor) 0100: select Al3 single-ended (±12.5V conversion range) 0101: select Al4 single-ended (±12.5V conversion range) 0101: select Al3:Al4 differential (±25V conversion range) 0110: select Al3:Al4 differential (±25V conversion range) 0111: Reserved 1000: Reserved 1001: Al5:Al6 differential, 12.5V setting (±25V conversion range) 1010: Reserved 1101: Reserved 1100: Al5:Al6 differential, (±2.5V through ±125mV conversion range) 1101: AUX1 single-ended (0V to +2.5V conversion range) 1110: AUX2 single-ended (0V to +2.5V conversion range) 1111: AUX1:AUX2 differential (±2.5V conversion range) Note: Any write to these bits that changes the existing value of these bits causes any ongoing ADC conversion to abort. If not listed: Reserved. Do not use. | | Reserved | 7:0 | Reserved | | # GEN\_GPIO\_CTRL (0x04) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----------|---------|---------------|-------------|----|----|----|----| | Field | Reserv | ed[1:0] | GPIO_EN[5:0] | | | | | | | Reset | 0> | (0 | | 0x00 | | | | | | Access<br>Type | Read Only | | | Write, Read | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | Reserv | ed[1:0] | GPIO_DIR[5:0] | | | | | | | Reset | 0x0 | | 0x00 | | | | | | | Access<br>Type | Read Only | | Write, Read | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---------------|------|---------------|---|---|---|---|---| | Field | Reserved[1:0] | | GPO_DATA[5:0] | | | | | | | Reset | 0: | 0x00 | | | | | | | | Access<br>Type | Read | Only | Write, Read | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|-------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | Reserved | 23:22 | Reserved | | | GPIO_EN | 21:16 | GPIO port enable control. For each GPIO pin: | 0: corresponding GPIO pin disabled (default) 1: corresponding GPIO pin enabled | | Reserved | 15:14 | Reserved | | | GPIO_DIR | 13:8 | GPIO port direction control. For each GPIO pin: | O: corresponding GPIO pin configured as an input (GPI) (default) 1: corresponding GPIO pin configured as an output (GPO) | | Reserved | 7:6 | Reserved | | | GPO_DATA | 5:0 | GPIO data bits for pins configured as outputs: | O: corresponding GPO pin drives a low, nominally DGND (default) 1: corresponding GPO pin drives high, nominally DVDD | #### GEN GPI INT (0x05) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|---------------|----------|-------------|-----------------------|-----------|--------------|----|----|--|--| | Field | Reserv | red[1:0] | | | GPI_POS_E | DGE_INT[5:0] | | | | | | Reset | 02 | x0 | | | 0> | :00 | | | | | | Access<br>Type | Read Only | | Write, Read | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Field | Reserved[1:0] | | | GPI_NEG_EDGE_INT[5:0] | | | | | | | | Reset | 02 | x0 | 0x00 | | | | | | | | | Access<br>Type | Read Only | | Write, Read | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Field | Reserved[7:0] | | | | | | | | | | | Reset | 0x00 | | | | | | | | | | | Access<br>Type | | | | Read Only | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------------|-------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | Reserved | 23:22 | Reserved | | | GPI_POS_E<br>DGE_INT | 21:16 | Positive edge detection enables for GPIO pins configured as inputs: | 0: positive edge detection disabled on corresponding pin (default) 1: positive edge detection enabled on corresponding pin | | Reserved | 15:14 | Reserved | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------------|------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | GPI_NEG_E<br>DGE_INT | 13:8 | Negative edge detection enables for GPIO pins configured as inputs: | 0: negative edge detection disabled on corresponding pin (default) 1: negative edge detection enabled on corresponding pin | | Reserved | 7:0 | Reserved | | ### GEN\_GPI\_DATA (0x06) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|---------------|----------|---------------------------|-----------------|--------|------------|----|----|--|--| | Field | Reserv | red[1:0] | GPI_POS_EDGE_INT_STA[5:0] | | | | | | | | | Reset | 0: | x0 | | 0x00 | | | | | | | | Access<br>Type | Read | Only | | Read Clears All | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Field | Reserved[1:0] | | GPI_NEG_EDGE_INT_STA[5:0] | | | | | | | | | Reset | 0x0 | | 0x00 | | | | | | | | | Access<br>Type | Read | Only | | | Read C | clears All | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Field | Reserv | red[1:0] | | | GPI_D/ | ATA[5:0] | | | | | | Reset | 0: | 0x0 | | 0x00 | | | | | | | | Access<br>Type | Read | Only | | Read Only | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |------------------------------|-------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Reserved | 23:22 | Reserved | | | | | GPI_POS_E<br>DGE_INT_S<br>TA | 21:16 | Positive edge detection indication for GPIO pins configured as inputs: | O: no positive edge was detected on corresponding pin (default) 1: at least one positive edge detected on corresponding pin Note: These bits are cleared upon read | | | | Reserved | 15:14 | Reserved | | | | | GPI_NEG_E<br>DGE_INT_S<br>TA | 13:8 | Negative edge detection indication for GPIO pins configured as inputs: | 0: no negative edge was detected on corresponding pin (default) 1: at least one negative edge detected on corresponding pin Note: These bits are cleared upon read | | | | Reserved | 7:6 | Reserved | | | | | GPI_DATA | 5:0 | GPI data bits for pins configured as inputs: | O: logic low level detected at corresponding GPI pin 1: logic high level detected at corresponding GPI pin | | | ### GEN\_INT (0x07) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----------------|---------------|--------------------|----------------|--------------------|--------------------|--------------------|-----------| | Field | Reserved[14:7] | | | | | | | | | Reset | | | | 0x0 | 000 | | | | | Access<br>Type | Read Only | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | Reserved[6:0] | | | | | | | | | Reset | 0x0000 | | | | | | | 0b0 | | Access<br>Type | Read Only | | | | | | | Read Only | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | HVDD_INT | HVDDO_IN<br>T | THSHDN_I<br>NT | THWRNG_I<br>NT | OVC_INT | CNFG_INT | CRC_INT | GPI_INT | | Reset | 0b0 | Access<br>Type | Read Only | Read Only | Read<br>Clears All | Read Only | Read<br>Clears All | Read<br>Clears All | Read<br>Clears All | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reserved | 23:9 | Reserved | | | PGAOVV_IN<br>T | 8 | PGA overvoltage indication: | 0: voltages at Al5 and Al6 within range 1: voltages at Al5 and/or Al6 are too high, resulting in an out-of-range condition at the output of the PGA Note: When asserted active high, disconnects the inputs from the signal path | | HVDD_INT | 7 | HVDD/HVSS undervoltage indication: | 0: HVDD-HVSS voltage above threshold 1: HVDD-HVSS voltage below threshold | | HVDDO_INT | 6 | HVDDO/HVSSO undervoltage indication: | 0: HVDDO-HVSSO voltage above threshold 1: HVDDO-HVSSO voltage below threshold | | THSHDN_IN<br>T | 5 | Thermal shutdown indication: | 0: die temperature low enough to permit normal operation 1: die temperature exceeds approximately 165°C, GEN_CNFG and GEN_CHNL_CTRL registers are cleared to zeroes (except for the CRC_EN, DACREF_SEL, and ADCREF_SEL bits) Note: this bit is cleared upon read | | THWRNG_IN<br>T | 4 | Thermal warning indication: | 0: die temperature within normal range 1: die temperature above approximately 145°C Note: this read-only bit warns of a potential impending thermal shutdown condition, cleared when the temperature drops below approximately 135°C | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OVC_INT | 3 | Overcurrent indication on the analog output: | 0: current demand within acceptable range 1: current demand exceeds 50mA (typical) Note: The clearing behavior of this bit depends on the setting of the OVC_CTRL bit in the GEN_CNFG register. If OVC_CTRL is set logic low (automatic mode), OVC_INT clears once the overcurrent condition is resolved. If OVC_CTRL is set logic high (host-controlled mode), then OCV_INT clears upon read. | | CNFG_INT | 2 | Configuration error indication: | 0: no configuration error 1: either: - AO_CONFIG is set to a value between 9h and Fh, Al_1_2_CNFG is set to a value between 5h and 0x8h, or Al_5_6_CNFG is set to a value between 0x5 and 0x8; the config bits retain their previous value, and this bit clears upon read of this register - Input buffers required for DAC mode (AO_CONFIG) not powered up; the required buffers are powered up, and the bits in the GEN_CNFG register reflect this; this bit clears on read of this register - Input buffer(s) corresponding to AI_DCHNL_SEL MUX selection not powered up; this bit remains set until the inconsistency is resolved | | CRC_INT | 1 | CRC error detection indication: | 0: no CRC error detected 1: CRC error detected Note: this clear-on-read bit never asserts unless the CRC is enabled | | GPI_INT | 0 | GPI edge detection indication: | 0: no new specified edges detected since last time this bit was read 1: At least one edge was detected at a GPI-configured pin since the last time this bit was read Note: Bit GPI_INT clears on read, and does not affect the bits in the GPI_GEN_INT register. This bit reasserts upon detection of another selected edge. | ### GEN\_INTEN (0x08) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|-----------|----------------|----|---------------|-----|----|----|------------------|--|--| | Field | | Reserved[14:7] | | | | | | | | | | Reset | | | | 0x0 | 000 | | | | | | | Access<br>Type | | Read Only | | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Field | | | | Reserved[6:0] | | | | PGAOVV_I<br>NTEN | | | | Reset | 0x0000 | | | | | | | 0b0 | | | | Access<br>Type | Read Only | | | | | | | Write, Read | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----------------|-----------------|-----------|------------------|---------------|----------------|---------------|-------------| | Field | HVDD_INT<br>EN | HVDDO_IN<br>TEN | Reserved | THWRNG_I<br>NTEN | OVC_INTE<br>N | CNFG_INT<br>EN | CRC_INTE<br>N | GPI_INTEN | | Reset | 0b0 | Access<br>Type | Write, Read | Write, Read | Read Only | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------------|------|--------------------------|------------------------------------------------------------------------------------------------------------------| | Reserved | 23:9 | Reserved | | | PGAOVV_IN<br>TEN | 8 | PGAOVV interrupt enable: | 0: corresponding interrupt cannot assert the INT pin (default) 1: corresponding interrupt can assert the INT pin | | HVDD_INTE<br>N | 7 | HVDD interrupt enable: | 0: corresponding interrupt cannot assert the INT pin (default) 1: corresponding interrupt can assert the INT pin | | HVDDO_INT<br>EN | 6 | HVDDO interrupt enable: | 0: corresponding interrupt cannot assert the INT pin (default) 1: corresponding interrupt can assert the INT pin | | Reserved | 5 | Reserved | | | THWRNG_IN<br>TEN | 4 | THWRNG interrupt enable: | 0: corresponding interrupt cannot assert the INT pin (default) 1: corresponding interrupt can assert the INT pin | | OVC_INTEN | 3 | OVC interrupt enable: | 0: corresponding interrupt cannot assert the INT pin (default) 1: corresponding interrupt can assert the INT pin | | CNFG_INTE N | 2 | CNFG interrupt enable: | 0: corresponding interrupt cannot assert the INT pin (default) 1: corresponding interrupt can assert the INT pin | | CRC_INTEN | 1 | CRC interrupt enable: | 0: corresponding interrupt cannot assert the INT pin (default) 1: corresponding interrupt can assert the INT pin | | GPI_INTEN | 0 | GPI interrupt enable: | 0: corresponding interrupt cannot assert the INT pin (default) 1: corresponding interrupt can assert the INT pin | #### GEN\_PWR\_CTRL (0x09) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-------------|-----------|---------------|-----------|-------------|-----------|-------------|---------------| | Field | AODAC_PD | Reserved | AODAC_RS<br>T | Reserved | GEN_PD | Reserved | GEN_RST | Reserved[1 6] | | Reset | 0b0 0x00000 | | Access<br>Type | Write, Read | Read Only | Write, Read | Read Only | Write, Read | Read Only | Write, Read | Read Only | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | | | | Reserve | ed[15:8] | | | | | Reset | 0x00000 | | | | | | | | | Access<br>Type | Read Only | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------|---------|---------------|---|------|------|---|---|---|--|--| | Field | | Reserved[7:0] | | | | | | | | | | Reset | 0x00000 | | | | | | | | | | | Access<br>Type | | | | Read | Only | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------|------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AODAC_PD | 23 | DAC power down control: | 0: normal operation (default) 1: DAC powered down | | Reserved | 22 | Reserved | | | AODAC_RS<br>T | 21 | DAC software reset control: | 0: normal operation (default) 1: DAC is reset and stays reset until this bit is set to zero | | Reserved | 20 | Reserved | | | GEN_PD | 19 | General power down control: | 0: normal operation (default) 1: powers down all amplifiers irrespective of the settings in the GEN_CNFG and the GEN_CHNL_CTRL registers. When GEN_PD is subsequently written with 0, returns the MAX22000 to the state defined by the GEN_CNFG and the GEN_CHNL_CTRL registers. The GEN_CNFG and the GEN_CHL_CTRL registers can be modified while GEN_PD is set to 1, and these modifications take effect when GEN_PD is written with 0. | | Reserved | 18 | Reserved | | | GEN_RST | 17 | General software reset control: | 0: normal operation (default) 1: the GEN_CNFG and the GEN_CHNL_CTRL registers are reset. However, the values of CRC_EN, DACREF_SEL, and ADC_REF_SEL are not changed. Asserting GEN_RST also aborts any ADC conversion in progress. Note: This bit does not reset automatically, and while it is set to 1, GEN_CNFG and GEN_CHNL_CTRL cannot be modified until GEN_RST is set back to 0. | | Reserved | 16:0 | Reserved | | # DCHNL\_CMD (0x20) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|-----------|---------------|--------|-----------|----------|-------------|-----------|----|--|--| | Field | Reserv | Reserved[1:0] | | MODE[1:0] | | DCHNL_I | RATE[3:0] | | | | | Reset | 0b | 0b00 | | 01 | | 0x0 | | | | | | Access<br>Type | Read Only | | Write, | Read | | Write, Read | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Field | | | • | Reserve | ed[15:8] | • | | | | | | Reset | | | | 0x0 | 000 | | | | | | | Access<br>Type | | Read Only | | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------|--------|---------------|---|------|------|---|---|---|--|--| | Field | | Reserved[7:0] | | | | | | | | | | Reset | 0x0000 | | | | | | | | | | | Access<br>Type | | | | Read | Only | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|-------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reserved | 23:22 | Reserved | | | DCHNL_MO<br>DE | 21:20 | Analog input ADC mode: | 00: Reserved. Do not use 01: power-down, see the DCHNL_PD bit for the type of power-down performed (default) 10: Reserved. Do not use 11: conversion mode Note: If an ADC conversion is in progress, any write to the DCHNL_MODE register is ignored unless it is to power down the ADC | | DCHNL_RAT<br>E | 19:16 | ADC data rate: | - refer to Table 10 for data rate selection for continuous conversion - refer to Table 11 for data rate selection for single-cycle conversion - refer to Table 12 for single-cycle continuous conversion. Default is 0000b. | | Reserved | 15:0 | Reserved | | #### DCHNL\_STA (0x21) Note: DCHNL STA updates coincident with the availability of a new converted ADC sample. | Note. Doning | _STA upuales | s conficialent v | viiii iiie avalia | ability of a nev | N COII | verteu <i>F</i> | NDC Sample. | | | | | |----------------|--------------|------------------|-------------------|------------------|--------|-----------------|-------------|-----------|-----------|--|--| | BIT | 23 | 22 | 21 | 20 | | 19 | 18 | 17 | 16 | | | | Field | | Reserved[8:1] | | | | | | | | | | | Reset | | | | 0x | 000 | | | | | | | | Access<br>Type | | | | Read | d Only | | | | | | | | BIT | 15 | 14 | 13 | 12 | | 11 | 10 | 9 | 8 | | | | Field | Reserved[0] | REFDET | Reserved[3:0] | | | | | DOR | AOR | | | | Reset | 0x000 | 0b0 | | 0x0 | | | | | 0b0 | | | | Access<br>Type | Read Only | Read Only | Read Only | | | | | Read Only | Read Only | | | | BIT | 7 | 6 | 5 | 4 | | 3 | 2 | 1 | 0 | | | | Field | | RATE | [3:0] | • | | PDST | AT[1:0] | MSTAT | RDY | | | | Reset | | 0) | (0 | | | 0b | 10 | 0b0 | 0b0 | | | | Access<br>Type | | Read | Read Only | | | | l Only | Read Only | Read Only | | | | BITFIELD | BITS | | DESCRIPT | ION | | | [ | DECODE | | | | | Reserved | 23:15 | Reserved | | | | | | | | | | | | | | | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|-------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REFDET | 14 | Reference voltage detection: | O: No reference voltage detected 1: Reference voltage detected Note: This bit results from a comparison of the selected ADC reference voltage, either internal or external, against a fixed threshold of approximately 350mV | | Reserved | 13:10 | Reserved | | | DOR | 9 | Digital overrange: | O: conversion of the most recent result is within the digital range of the ADC 1: conversion result exceeds the digital range of the ADC. The result is set to the minimum or maximum value, as appropriate Note: Updated when RDY asserts for a new sample | | AOR | 8 | Analog overrange: | O: the most recent result is within the analog operating range of the ADC 1: the most recent result exceeds the analog operating range of the ADC, and the converted value is possibly corrupted Note: Updated when RDY asserts for a new sample | | RATE | 7:4 | Conversion rate readback: | These bits indicate the conversion rate corresponding to the result in the DCHNL_DATA register that is about to be read. Refer to Tables 10, 11, or 12. | | PDSTAT | 3:2 | Power down status: | <ul><li>00: ADC performing conversions</li><li>01: Reserved. Do not use.</li><li>10: ADC is in standby (default)</li><li>11: ADC is in reset</li></ul> | | MSTAT | 1 | ADC modular status: | 0: ADC delta-sigma modulator is not converting 1: conversion in progress Note: The status update of the MSTAT bit may be delayed up to 2µs after start or completion of a conversion, which should be taken into account if polling the MSTAT bit immediately after a status change | | RDY | 0 | Conversion result ready: | 0: no new conversion result available 1: new conversion result available Note: this bit resets upon read of the DCHNL_DATA register | #### DCHNL\_CTRL1 (0x22) **Note**: Any write to the DCHNL\_CTRL1 register that changes any non-don't-care bits aborts any ongoing ADC conversion. | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|---------------|----|-------------|----------|--------|-------------|-------------|--------| | Field | Reserved[2:0] | | | DCHNL_PD | Reserv | red[1:0] | SCYCLE | CONTSC | | Reset | 0b000 | | | 0b0 | 0b | 00 | 0b0 | | | Access<br>Type | Read Only | | Write, Read | Read | Only | Write, Read | Write, Read | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |----------------|----------------|-----------|----|--------|---------|----|---|---|--|--| | Field | Reserved[15:8] | | | | | | | | | | | Reset | | | | 0x0 | 000 | | | | | | | Access<br>Type | | Read Only | | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Field | | | | Reserv | ed[7:0] | | | | | | | Reset | | | | 0x0 | 000 | | | | | | | Access<br>Type | | | | Read | Only | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|-------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Reserved | 23:21 | Reserved | 0x0: Internal: Self-calibration 0x1: Internal: System offset calibration 0x2: Internal: System gain (full-scale) calibration 0x3: Reserved. Do not use. | | | | DCHNL_PD | 20 | Analog Power Down State: | O: ADC in standby when powered down (default) 1: ADC in reset when powered down | | | | Reserved | 19:18 | Reserved | | | | | SCYCLE | 17 | Single-Cycle Conversion Mode: | 0: continuous conversion, with latency due to digital filtering 1: single-cycle no-latency conversion (default) | | | | CONTSC | 16 | Continuous Single-Cycle Mode: | 0: single conversion, then transition to standby (default) 1: continuous single-cycle conversion Note: Only in effect when SCYCLE is 1 | | | | Reserved | 15:0 | Reserved | | | | # DCHNL\_CTRL2 (0x23) **Note**: Any write to the DCHNL\_CTRL2 register that changes any non-don't-care bits aborts any ongoing ADC conversion. | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | |----------------|-------------|-----------|---------------|-----------|-------------|-------------|-----------|----------|--|--|--| | Field | EXTCLK | Reserved | SYNC_MO<br>DE | Reserved | NOSYSG | NOSYSO | Reserve | d[17:16] | | | | | Reset | 0b0 | 0b0 | 0b0 | 0b0 | 0b0 | 0b0 | 0x00 | 0x00000 | | | | | Access<br>Type | Write, Read | Read Only | Write, Read | Read Only | Write, Read | Write, Read | Read Only | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | Field | | | <u> </u> | Reserve | ed[15:8] | | | | | | | | Reset | | | | 0x0 | 0000 | | | | | | | | Access<br>Type | | | | Read | Only | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Field | | | <u> </u> | Reserv | ed[7:0] | | | | | | | | Reset | | | | 0x0 | 0000 | | | | | | | | Access<br>Type | | Read Only | | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------|------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTCLK | 23 | External Clock Source Selection: | 0: use internal oscillator for ADC clock (default) 1: use external clock source on the CLK pin for ADC | | Reserved | 22 | Reserved | | | SYNC_MOD<br>E | 21 | External Synchronization Selection: | 0: disabled (default) 1: enabled using the SYNC pin | | Reserved | 20 | Reserved | | | NOSYSG | 19 | No System Calibration Gain Correction: | 0: system calibration coefficient SGC used to correct ADC data (default) 1: behaves as if gain correction were set to 800000h Note: This global bit affects all ADC gain corrections | | NOSYSO | 18 | No System Offset Correction: | 0: system calibration coefficient SOC used to correct ADC data (default) 1: behaves as if offset correction were set to 000000h Note: This global bit affects all ADC offset corrections | | Reserved | 17:0 | Reserved | | #### DCHNL\_DATA (0x24) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|---------|------------|----|----|----| | Field | | | • | DCHNL_D | ATA[23:16] | | | | | Reset | | | | 0x00 | 0000 | | | | | Access<br>Type | | | | Read | Only | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Field | | • | • | DCHNL_D | ATA[15:8] | | | | | Reset | | | | 0x00 | 0000 | | | | | Access<br>Type | | | | Read | Only | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | | • | | DCHNL_I | DATA[7:0] | | | | | Reset | | | | 0x00 | 0000 | | | | | Access<br>Type | | | | Read | Only | | | | | BITFIELD | BITS | DESCRIPTION | |------------|------|----------------------------------------------------| | DCHNL_DATA | 23:0 | Digital result of ADC conversion, two's complement | #### DCHNL\_N\_SEL (0x25) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|-----------------|---------|----|------|------|----|----|----|--|--| | Field | Reserved[19:12] | | | | | | | | | | | Reset | | 0x00000 | | | | | | | | | | Access<br>Type | | | | Read | Only | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |----------------|----------------|---------|----------|----|------------------|----|---|---|--| | Field | Reserved[11:4] | | | | | | | | | | Reset | | 0x00000 | | | | | | | | | Access<br>Type | Read Only | | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | | Reserv | /ed[3:0] | | DCHNL_N_SEL[3:0] | | | | | | Reset | | 0x0 | 0000 | | 0x0 | | | | | | | | | | | Write, Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reserved | 23:4 | Reserved | | | DCHNL_N_S<br>EL | 3:0 | Data Channel N Correction Coefficient Access Selection: Analog input ADC channel selection: | 0000: no channel accessed by the DCHNL_SOC and DCHNL_SGC registers (default) 0001: DCHNL_SOC and DCHNL_SGC contents apply to Al1 singled-ended conversions 0010: DCHNL_SOC and DCHNL_SGC contents apply to Al2 single-ended conversions 0011: DCHNL_SOC and DCHNL_SGC contents apply to Al1:Al2 differential conversions 0100: DCHNL_SOC and DCHNL_SGC contents apply to Al3 single-ended conversions 0101: DCHNL_SOC and DCHNL_SGC contents apply to Al4 single-ended conversions 0101: DCHNL_SOC and DCHNL_SGC contents apply to Al3:Al4 differential conversions 0110: DCHNL_SOC and DCHNL_SGC contents apply to Al3:Al4 differential conversions 0111: Reserved 1000: Reserved 1001: DCHNL_SOC and DCHNL_SGC contents apply to Al5:Al6 differential 12.5V conversions 1010: Reserved 1100: DCHNL_SOC and DCHNL_SGC contents apply to Al5:Al6 differential, 2.5V to 125mV conversions 1101: DCHNL_SOC and DCHNL_SGC contents apply to AUX1 single-ended conversions 1110: DCHNL_SOC and DCHNL_SGC contents apply to AUX2 single-ended conversions 1111: DCHNL_SOC and DCHNL_SGC contents apply to AUX2 single-ended conversions | ### DCHNL N SOC (0x26) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|--------------------|----------|----|----|----|----|----|----|--| | Field | DCHNL_N_SOC[23:16] | | | | | | | | | | Reset | | 0x000000 | | | | | | | | | Access<br>Type | Write, Read | | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |----------------|----|-------------------|----|---------|-----------|----|---|---|--| | Field | | DCHNL_N_SOC[15:8] | | | | | | | | | Reset | | 0x000000 | | | | | | | | | Access<br>Type | | Write, Read | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | | | | DCHNL_N | _SOC[7:0] | | | | | | Reset | | | | 0x00 | 0000 | | | | | | Access<br>Type | | Write, Read | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | DCHNL_N_S | 23:0 | Data Channel N System Offset Calibration | Accesses the offset calibration value, in two's complement format, for the channel selected by the DCHNL_N_SEL bits in the DCHNL_N_SEL register | | OC | | Value: | Note: The write does not occur if an ADC conversion is in progress and the DCHNL_N_SEL bits match the AI_DCHNL_SEL bits | #### DCHNL N SGC (0x27) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|--------------------|-------------|----|----------|-----------|----|----|----|--| | Field | DCHNL_N_SGC[23:16] | | | | | | | | | | Reset | | 0xC00000 | | | | | | | | | Access<br>Type | | Write, Read | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Field | | | • | DCHNL_N_ | SGC[15:8] | | | • | | | Reset | 0xC00000 | | | | | | | | | | Access<br>Type | | | | Write, | Read | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | | | | DCHNL_N | _SGC[7:0] | | 1 | | | | Reset | | | | 0xC0 | 0000 | | | | | | Access<br>Type | | | | Write, | Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Access the gain calibration value, in unsigned binary format, for the channel selected by the DCHNL_N_SEL bits in the DCHNL_N_SEL register. The gain is: | | DCHNL_N_S<br>GC | 23:0 | Data Channel N System Gain Calibration Value: | DCHNL_N_SGC<br>2 <sup>23</sup> | | | | | Note: The write does not occur if an ADC conversion is in progress and the DCHNL_N_SEL bits match the AI_DCHNL_SEL bits | #### AO\_DATA\_WR (0x40) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|------------------|----------------|----|-------|--------|----------|----|----|--| | Field | AO_DATA_W[17:10] | | | | | | | | | | Reset | | | | 0x0 | 0000 | | | | | | Access<br>Type | | Write Only | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Field | | AO_DATA_W[9:2] | | | | | | | | | Reset | 0x00000 | | | | | | | | | | Access<br>Type | | | | Write | Only | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | AO_DAT | A_W[1:0] | | • | Reserv | ved[5:0] | | | | | Reset | 0x00 | 0x00000 0x00 | | | | | | | | | Access<br>Type | Write | Only | | | Read | d Only | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |---------------|------|--------------------|--------------------------------------------------------------------------------------|--|--| | AO_DATA_<br>W | 23:6 | Analog Data Write: | Digital code, in two's complement format, consult Table 9 to map from code to output | | | | Reserved | 5:0 | Reserved | | | | ### AO\_OFFSET\_CORR\_WR (0x41) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|--------------------|------------|----|---------|-----------|----|----|----|--| | Field | AO_OFFSET_W[17:10] | | | | | | | | | | Reset | | 0x00000 | | | | | | | | | Access<br>Type | Write Only | | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Field | | | • | AO_OFFS | ET_W[9:2] | | | | | | Reset | | | | 0x00 | 0000 | | | | | | Access<br>Type | | Write Only | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------|---------|-----------|---------------|---|------|------|---|---|--|--| | Field | AO_OFFS | ET_W[1:0] | Reserved[5:0] | | | | | | | | | Reset | 0x00 | 0000 | 0x00 | | | | | | | | | Access<br>Type | Write | Only | | | Read | Only | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|----------------------------------------|-----------------------------------------------------------------------------------| | AO_OFFSET<br>_W | 23:6 | Analog Output Offset Correction Write: | Digital code in two's complement. Consult Table 8 to calculate offset correction. | | Reserved | 5:0 | Reserved | | ### AO GAIN CORR WR (0x42) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|---------|------------------|------|-------|-------|----------|----|----|--|--| | Field | | AO_GAIN_W[17:10] | | | | | | | | | | Reset | | 0x3FFFF | | | | | | | | | | Access<br>Type | | Write Only | | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Field | | AO_GAIN_W[9:2] | | | | | | | | | | Reset | 0x3FFFF | | | | | | | | | | | Access<br>Type | | | | Write | Only | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Field | AO_GAI | N_W[1:0] | | | Reser | ved[5:0] | | | | | | Reset | 0x3F | FFF | 0x00 | | | | | | | | | Access<br>Type | Write | Only | | | Read | d Only | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |-----------|------|--------------------------------------|--------------------------------------------------------------------------------|--|--| | AO_GAIN_W | 23:6 | Analog Output Gain Correction Write: | Digital code, in unsigned binary. Consult Table 7 to calculate gain correction | | | | Reserved | 5:0 | Reserved | | | | ### AO\_CNFG\_WR (0x43) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |----------------|----|-----------|----------|--------|------------|-----------|-----------------|----|--|--| | Field | | Reserv | red[3:0] | | AO_RB_EN | I | Reserved[18:16] | | | | | Reset | | 0x0 | | | | | 0x00000 | | | | | Access<br>Type | | Read | Only | | Write Only | Read Only | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Field | | | | Reserv | ed[15:8] | | | | | | | Reset | | | | 0x0 | 0000 | | | | | | | Access<br>Type | | Read Only | | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|-----------|---------------|---|---|---|---|---|---|--| | Field | | Reserved[7:0] | | | | | | | | | Reset | 0x00000 | | | | | | | | | | Access<br>Type | Read Only | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|-------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reserved | 23:20 | Reserved | | | AO_RB_EN | 19 | Analog Output Readback Enable: | 0: AO_DATA_RD, AO_OFFSET_CORR_RD, and AO_GAIN_CORR_RD registers do not return valid data 1: AO_DATA_RD, AO_OFFSET_CORR_RD, and AO_GAIN_CORR_RD return valid data | | Reserved | 18:0 | Reserved | | # AO\_DATA\_RD (0x44) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|----|-----------|--------|----------|-----------|----|------------------|--------|--| | Field | | | Reserv | /ed[5:0] | | | AO_DATA_R[17:16] | | | | Reset | | | 0x0 | 0000 | | | | | | | Access<br>Type | | Read Only | | | | | | l Only | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Field | | | | AO_DAT | A_R[15:8] | • | • | | | | Reset | | 0x00000 | | | | | | | | | Access<br>Type | | | | Rea | d Only | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | | 1 | 1 | AO_DA | TA_R[7:0] | | • | | | | Reset | | | | 0x0 | 0000 | | | | | | Access<br>Type | | Read Only | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|-------|------------------------------|------------------------------------------------------------------------------| | Reserved | 23:18 | Reserved | | | AO_DATA_R | 17:0 | Analog Output Data Readback: | Reads back the contents of the DAC output register when bit AO_RB_EN is high | # AO OFFSET CORR RD (0x45) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----------|--------------------|---------|----|----|----|----|------| | Field | | AO_OFFSET_R[17:16] | | | | | | | | Reset | | | 0x00000 | | | | | | | Access<br>Type | Read Only | | | | | | | Only | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------------|-------------------|-----------|----|---------|-----------|----|---|---| | Field | AO_OFFSET_R[15:8] | | | | | | | | | Reset | 0x00000 | | | | | | | | | Access<br>Type | Read Only | | | | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | | | | AO_OFFS | ET_R[7:0] | | • | | | Reset | 0x00000 | | | | | | | | | Access<br>Type | | Read Only | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|-------|-------------------------------------------|-----------------------------------------------------------------------------------------| | Reserved | 23:18 | Reserved | | | AO_OFFSET<br>_R | 17:0 | Analog Output Offset Correction Readback: | Reads back the contents of the DAC offset correction register when bit AO_RB_EN is high | #### AO GAIN CORR RD (0x46) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|---------|---------------------|--------|----------|-----------|----|------------------|----|--| | Field | | | Reserv | /ed[5:0] | | | AO_GAIN_R[17:16] | | | | Reset | | | | 0x3F | FFF | | | | | | Access<br>Type | | Read Only Read Only | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Field | | AO_GAIN_R[15:8] | | | | | | | | | Reset | 0x3FFFF | | | | | | | | | | Access<br>Type | | | | Read | d Only | | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | | | | AO_GA | IN_R[7:0] | | | | | | Reset | | | | 0x3 | FFFF | | | | | | Access<br>Type | | | | Read | d Only | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|-------|----------------------------------------|---------------------------------------------------------------------------------------| | Reserved | 23:18 | Reserved | | | AO_GAIN_R | 17:0 | Analog Ouput Gain Correction Readback: | Reads back the contents of the DAC gain correction register when bit AO_RB_EN is high | ### AO\_STA\_RD (0x47) | BIT | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----------------|----|----|----|----|----|----|----| | Field | Reserved[10:3] | | | | | | | | | Reset | 0x000 | | | | | | | | | Access<br>Type | Read Only | | | | | | | | | BIT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------------|---------------|----|----|-----------|----------------|----|---|---| | Field | Reserved[2:0] | | | BUSY | Reserved[11:8] | | | | | Reset | 0x000 | | | 0x0 | 0x000 | | | | | Access<br>Type | Read Only | | | Read Only | Read Only | | | | | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | Reserved[7:0] | | | | | | | | | Reset | 0x000 | | | | | | | | | Access<br>Type | Read Only | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|-------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reserved | 23:13 | Reserved | | | BUSY | 12 | Analog Output Status: | O: Analog output circuit calculations complete, analog output reflects digital input 1: Analog output circuit performing correction calculations, changed digital input not yet reflected in analog output | | Reserved | 11:0 | Reserved | | ### **Applications Information** #### **Power Supply Headroom Requirements** Analog inputs power from HVDD and HVSS, and generally need 2.5V of headroom to meet all linearity specifications. Low voltage PGA inputs (±2.5V, ±500mV, ±250mV, and ±125mV) require at least a ±5V supply, as long as both Al5 and Al6 meet the ±2.5V range individually. To accept ±10V inputs, whose full-scale range is ±12.5V, supply the MAX22000 with at least ±15V on HVDD/HVSS. The analog output powers from HVDDO and HVSSO. For the AOVM ±12.5V setting, power from at least a recommended ±15.2V supply. For the AOVM +25V setting, power HVDDO with at least a recommended +28V and HVSSO with a recommended -5V supply. For any AOCM setting, power from at least a recommended ±22.5V supply. Depending on the application, it might be possible to use lower voltages. Refer to Notes 2 and 6 of the <u>Electrical Characteristics</u> table for further details. #### **Power Supply Sequencing** The four supplies, AVDD, DVDD, HVDD/HVSS, and HVDDO/HVSSO can power up in any order. It is recommended to have a minimum delay between respective pairs, such as HVDD and HVSS, HVDDO and HVSSO referenced to AGND. The only restriction is that HVSS must always be more negative than HVSSO. Refer to the <u>Absolute Maximum Ratings</u> section for all power supply restrictions. Any external reference voltage on the REF\_DAC\_EXT pin must never exceed VAVDD. A schottky diode connected between REF\_DAC\_EXT and AVDD can help satisfy this requirement. #### **Board Layout** Use proper grounding techniques such as a multilayer board with a low-inductance ground plane. - Keep DGND separate from AGND, connecting the two at one point. - Use ground plane shielding to improve noise immunity. - Keep analog signal traces away from digital signal traces, especially clock traces. - Connect the exposed pads on the bottom of the MAX22000 to HVSS. For a detailed recommended layout, refer to the MAX22000 EV kit data sheet. #### **Surge Protection** With external circuitry, the input and output ports are protected against $\pm 1 \text{kV}/42\Omega$ surge pulses as per IEC610004-5. Place a 36V bidirectional TVS between the output and AGND, past the AOP/AON diodes and past the current sense resistor. Place a minimum $4.7 \text{k}\Omega$ surge tolerant resistor in series with each input port at risk. The other MAX22000 pins are rated for Human Body Model (HBM). If surge voltages can couple from the high voltage supplies (HVDD, HVDDO, HVSS, or HVSSO) to the low voltage supplies (DVDD or AVDD), place additional TVS suppressors on these power rails, or place TVS suppressors on the digital signal traces. # **Typical Application Circuits** # **Typical Application Diagram** # **Ordering Information** | PART NUMBER | ADC RESOLUTION | DAC RESOLUTION | TEMP. RANGE | PACKAGE | |---------------|----------------|----------------|-----------------|---------| | MAX22000ALB+ | 24 bits | 18 bits | -40°C to +125°C | 64 LGA | | MAX22000ALB+T | 24 bits | 18 bits | -40°C to +125°C | 64 LGA | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel. # **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 0 | 10/19 | Initial release | | | 1 | 5/20 | Updated the <i>Electrical Characteristics</i> section, updated Table 1 and Table 2, added the <i>Typical Application Circuit</i> ; fixed typos | 1, 7, 23, 67 | | 2 | 6/20 | Replaced the Typical Application Circuit | 67 | For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.