

# uPSD33xx

## **Turbo Series**

# Fast 8032 MCU with Programmable Logic

**DATA BRIEFING** 

#### FEATURES SUMMARY

- FAST 8-BIT TURBO 8032 MCU, 40MHz
  - Advanced core, 4-clocks per instruction
  - 10 MIPs peak performance at 40MHz (5V)
  - JTAG Debug and In-System Programming
  - Branch Cache & 6 instruction Prefetch Queue
  - Dual XDATA pointers with auto incr & decr
  - Compatible with 3rd party 8051 tools
- DUAL FLASH MEMORIES WITH MEMORY MANAGEMENT
  - Place either memory into 8032 program address space or data address space
  - READ-while-WRITE operation for In-Application Programming and EEPROM emulation
  - Single voltage program and erase
  - 100K guaranteed erase cycles, 15-year retention
- CLOCK, RESET, AND SUPPLY MANAGEMENT
  - SRAM is Battery Backup capable
  - Flexible 8-level CPU clock divider register
  - Normal, Idle, and Power Down Modes
  - Power-on and Low Voltage reset supervisor
  - Programmable Watchdog Timer
- PROGRAMMABLE LOGIC, GENERAL PURPOSE
  - 16 macrocells
  - Create shifters, state machines, chipselects, glue-logic to keypads, panels, LCDs, others
- COMMUNICATION INTERFACES
  - I<sup>2</sup>C Master/Slave controller, 833KHz
  - SPI Master controller, 10MHz
  - Two UARTs with independent baud rate
  - IrDA protocol support up to 115K baud
  - Up to 46 I/O, 5V tolerant on 3.3V uPSD33xxV

Figure 1. Packages



#### ■ A/D CONVERTER

- Eight Channels, 10-bit resolution, 6µs
- TIMERS AND INTERRUPTS
  - Three 8032 standard 16-bit timers
  - Programmable Counter Array (PCA), six 16-bit modules for PWM, CAPCOM, and timers
  - 8/10/16-bit PWM operation
  - 11 Interrupt sources with two external interrupt pins
- OPERATING VOLTAGE SOURCE (±10%)
  - 5V devices use both 5.0V and 3.3V sources
  - 3.3V devices use only 3.3V source

**Table 1. Device Summary** 

| Part Number     | 1st<br>Flash<br>(bytes) | 2nd<br>Flash<br>(bytes) | SRAM<br>(bytes) | GPIO | 8032<br>Bus | V <sub>CC</sub> | V <sub>DD</sub> | Pkg.   | Temp.         |
|-----------------|-------------------------|-------------------------|-----------------|------|-------------|-----------------|-----------------|--------|---------------|
| uPSD3312D-40T6  | 64K                     | 16K                     | 2K              | 37   | No          | 3.3V            | 5.0V            | TQFP52 | -40°C to 85°C |
| uPSD3312DV-40T6 | 64K                     | 16K                     | 2K              | 37   | No          | 3.3V            | 3.3V            | TQFP52 | -40°C to 85°C |
| uPSD3333D-40T6  | 128K                    | 32K                     | 8K              | 37   | No          | 3.3V            | 5.0V            | TQFP52 | -40°C to 85°C |
| uPSD3333DV-40T6 | 128K                    | 32K                     | 8K              | 37   | No          | 3.3V            | 3.3V            | TQFP52 | -40°C to 85°C |
| uPSD3333D-40U6  | 128K                    | 32K                     | 8K              | 46   | Yes         | 3.3V            | 5.0V            | TQFP80 | -40°C to 85°C |
| uPSD3333DV-40U6 | 128K                    | 32K                     | 8K              | 46   | Yes         | 3.3V            | 3.3V            | TQFP80 | -40°C to 85°C |
| uPSD3334D-40U6  | 256K                    | 32K                     | 8K              | 46   | Yes         | 3.3V            | 5.0V            | TQFP80 | -40°C to 85°C |
| uPSD3334DV-40U6 | 256K                    | 32K                     | 8K              | 46   | Yes         | 3.3V            | 3.3V            | TQFP80 | -40°C to 85°C |
| uPSD3354D-40T6  | 256K                    | 32K                     | 32K             | 37   | No          | 3.3V            | 5.0V            | TQFP52 | -40°C to 85°C |
| uPSD3354DV-40T6 | 256K                    | 32K                     | 32K             | 37   | No          | 3.3V            | 3.3V            | TQFP52 | -40°C to 85°C |
| uPSD3354D-40U6  | 256K                    | 32K                     | 32K             | 46   | Yes         | 3.3V            | 5.0V            | TQFP80 | -40°C to 85°C |
| uPSD3354DV-40U6 | 256K                    | 32K                     | 32K             | 46   | Yes         | 3.3V            | 3.3V            | TQFP80 | -40°C to 85°C |

#### SUMMARY DESCRIPTION

The Turbo uPSD33xx Series combines a powerful 8051-based microcontroller with a flexible memory structure, programmable logic, and a rich peripheral mix to form an ideal embedded controller. At its core is a fast 4-cycle 8032 MCU with a 6-byte instruction prefetch queue (PFQ) and a 4-entry fully associative branching cache (BC) to maximize MCU performance, enabling loops of code in smaller localities to execute extremely fast.

Code development is easily managed without a hardware In-Circuit Emulator by using the serial JTAG debug interface. JTAG is also used for In-System Programming (ISP) in as little as 10 seconds, perfect for manufacturing and lab development. The 8032 core is coupled to Programmable System Device (PSD) architecture to optimize the 8032 memory structure, offering two independent

banks of Flash memory that can be placed at virtually any address within 8032 program or data address space, and easily paged beyond 64K bytes using on-chip programmable decode logic. Dual Flash memory banks provide a robust solution for remote product updates in the field through In-Application Programming (IAP). Dual Flash banks also support EEPROM emulation, eliminating the need for external EEPROM chips. General purpose programmable logic (PLD) is included to build an endless variety of glue-logic, saving external logic devices. The PLD is configured using the software development tool, PSDsoft Express, available from the web at www.st.com/psm, at no charge. The uPSD33xx also includes supervisor functions such as a programmable watchdog timer and low-voltage reset.

Figure 2. Block Diagram



### PIN DESCRIPTIONS

Figure 3. TQFP52 Connections



Note: 1. For 5V applications, V<sub>DD</sub> must be connected to a 5.0V source. For 3.3V applications, V<sub>DD</sub> must be connected to a 3.3V source.

2. These signals can be used on one of two different ports (Port 1 or Port 4) for flexibility. Default is Port1.

3. VREF and 3.3V AVCC are shared in the 52-pin package only. ADC channels must use AVCC as VREF for the 52-pin package.





Note: NC = Not Connected

Note: 1. For 5V applications,  $V_{DD}$  must be connected to a 5.0V source. For 3.3V applications,  $V_{DD}$  must be connected to a 3.3V source.

2. These signals can be used on one of two different ports (Port 1 or Port 4) for flexibility. Default is Port1.

**Table 2. Major Parameters** 

| Parameter                                                     | Test Conditions/Comments                                               | 5.0V Value                                                 | 3.3V Value                                                 | Unit |
|---------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|------|
| Operating Voltage                                             | -                                                                      | 4.5 to 5.5 (PSD);<br>3.0 to 3.6 (MCU)                      | 3.0 to 3.6<br>(PSD and MCU)                                | V    |
| Operating Temperature                                         | _                                                                      | -40 to 85                                                  | -40 to 85                                                  | °C   |
| MCU Frequency                                                 | 8MHz (min) for I <sup>2</sup> C                                        | 1 Min, 40 Max                                              | 1 Min, 40 Max                                              | MHz  |
|                                                               | 40MHz Crystal, Turbo                                                   | 50                                                         | 40                                                         | mA   |
| Active Current, Typical (20% of PLD used; 25°C                | 40MHz Crystal, Non-Turbo                                               | 48                                                         | 38                                                         | mA   |
| operation)                                                    | 8MHz Crystal, Turbo                                                    | 21                                                         | 18                                                         | mA   |
|                                                               | 8MHz Crystal, Non-Turbo                                                | 10                                                         | 8                                                          | mA   |
| Idle Current, Typical<br>(20% of PLD used; 25°C<br>operation) | 40MHz Crystal divided by 2048 internally. All interfaces are disabled. | 16                                                         | 11                                                         | mA   |
| Standby Current, Typical                                      | Power-down Mode needs reset to exit.                                   | 140                                                        | 120                                                        | μΑ   |
| SRAM Backup Current, Typical                                  | If external battery is attached.                                       | 0.5                                                        | 0.5                                                        | μA   |
| I/O Sink/Source Current,<br>Ports A, B, C, and D              | $V_{OL} = 0.45V \text{ (max)};$<br>$V_{OH} = 2.4V \text{ (min)}$       | $I_{OL} = 8 \text{ (max)};$<br>$I_{OH} = -2 \text{ (min)}$ | $I_{OL} = 4 \text{ (max)};$<br>$I_{OH} = -1 \text{ (min)}$ | mA   |
| I/O Sink/Source Current,<br>Port 4                            | V <sub>OL</sub> = 0.6V (max);<br>V <sub>OH</sub> = 2.4V (min)          | I <sub>OL</sub> = 10 (max);<br>I <sub>OH</sub> = -10 (min) | I <sub>OL</sub> = 10 (max);<br>I <sub>OH</sub> = -10 (min) | mA   |
| PLD Macrocells                                                | For registered or combinatorial logic                                  | 16                                                         | 16                                                         | _    |
| PLD Inputs                                                    | Inputs from pins, feedback, or MCU addresses                           | 69                                                         | 69                                                         | _    |
| PLD Outputs                                                   | Output to pins or internal feedback                                    | 18                                                         | 18                                                         | _    |
| PLD Propagation Delay, Typical,<br>Turbo Mode                 | PLD input to output                                                    | 15                                                         | 22                                                         | ns   |

### **PART NUMBERING**



Tape & Reel Packing = T

Shipping Option

For a list of available options (e.g., Speed, Package) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you.

## **REVISION HISTORY**

**Table 4. Document Revision History** 

| Date         | Version | Revision Details                                |  |
|--------------|---------|-------------------------------------------------|--|
| July 1, 2003 | 1.0     | First Issue                                     |  |
| 14-Sep-04    | 2.0     | Reformatted; updated with version 4.0 datasheet |  |
| 21-Jan-05    | 3.0     | Updated with version 6.0 datasheet              |  |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics.

All other names are the property of their respective owners

 $\ensuremath{\texttt{©}}$  2005 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com

477