# infineon # iSSI20R02H, iSSI20R03H, iSSI20R11H, iSSI30R11H, iSSI30R12H Infineon's coreless-transformer advanced solid-state isolators #### **Features** - Solid-state isolators using Infineon's coreless-transformer technology - · No isolated gate bias supply required for gate driving - Perfect match for CoolMOS™, OptiMOS™, and TRENCHSTOP™ IGBT - Low power, large input voltage range from 2.6 V to 3.5 V (internally clamped) - High-impedance, CMOS input (buffered variants) - High output voltage up to 18 V no series or parallel configuration required for powerful gate driving - High output peak current of 175 μA (direct drive variants) or 400 mA (buffered variants) - Fast turn-off for safe switches' SOA operation - Temperature sensor and current sensor protection inputs - Latch-off in case of a failure event (overcurrent or over-temperature) - Dynamic Miller clamping protection - Wide-body package with high creepage and clearance for UL 1577 and reinforced isolation according to IEC 60747-17 (planned) #### **Potential applications** - Solid-state relay AC and DC applications - Electro-mechanical relay replacements - Programmable logic control, industrial automation, and controls - Smart building and home automation systems (thermostat, lighting, heating control) - Instrumentation equipment PG-DSO-16-33 #### **Product validation** Qualified for industrial applications according to relevant tests of JEDEC47/20/22. #### Description The Infineon SSI solid-state isolator family provides powerful energy transmission over a galvanic isolation barrier to drive the gates of MOS-controlled power transistors, such as CoolMOS™, OptiMOS™, or TRENCHSTOP™ IGBT. The output side of the Infineon SSI solid-state isolator family does not require a dedicated voltage supply to drive the power transistor's gate. The output side offers advanced control functions such as fast turn-on, fast turn-off, overcurrent protection and over-temperature protection to easily and safely build up solid-state relays for various applications. The Infineon SSI family includes iSSI30R12H which is tailored for CoolMOS™ S7 T-sense power MOSFETs offering an integrated temperature sensor. Other parts of the family are for use with external PTC resistors. The Infineon SSI family offers precise protection functions for building cost effective systems. The input side of the isolator is 3.3 V compatible and operates with a supply current of typically 16 mA. The variants iSSI20R02H, iSSI20R03H, and iSSI20R11H come in a DSO-8-66 package while iSSI30R11H and iSSI30R12H come in a DSO-16-33 package. The isolation is IEC 60747-17 (planned) certified for reinforced isolation and UL 1577 compliant. # ${\tt iSSI20R0xH, iSSI20R11H\ and\ iSSI30R1xH\ }$ #### **Datasheet** Description | Product type | Protection features | Fast turn-on | Certification | Marking | Package | |--------------|-----------------------|--------------|----------------------|---------|--------------| | iSSI20R02H | OCP or OTP (PTC), DMC | No | IEC 60747-17, UL1577 | I20R02 | PG-DSO-8-66 | | iSSI20R03H | OCP, OTP (PTC) | No | IEC 60747-17, UL1577 | I20R03 | PG-DSO-8-66 | | iSSI20R11H | OCP or OTP (PTC) | Yes | IEC 60747-17, UL1577 | I20R11 | PG-DSO-8-66 | | iSSI30R11H | OCP, OTP (PTC), DMC | Yes | IEC 60747-17, UL1577 | I30R11 | PG-DSO-16-33 | | iSSI30R12H | OCP, OTP (diode), DMC | Yes | IEC 60747-17, UL1577 | I30R12 | PG-DSO-16-33 | 2 ### **Table of contents** | | Features | |-------|-----------------------------------------------------------| | | Potential applications | | | Product validation | | | Description | | | Table of contents | | 1 | Block diagrams | | 2 | Pin configuration | | 2.1 | Pin configuration | | 2.2 | Pin description | | 3 | Electrical characteristics and parameters | | 3.1 | Absolute maximum ratings | | 3.2 | Operating parameters | | 3.3 | Electrical characteristics | | 3.3.1 | IC Supply | | 3.3.2 | Logic input (iSSI20R11H, iSSI30R11H, iSSI30R12H) | | 3.3.3 | Gate drive | | 3.3.4 | Fast turn-on (iSSI20R11H, iSSI30R11H, iSSI30R12H) | | 3.3.5 | Dynamic Miller clamping | | 3.3.6 | Over-temperature protection | | 3.3.7 | Overcurrent protection | | 4 | Insulation and safety-related specification | | 4.1 | Safety-limiting values | | 4.2 | Reinforced insulation according to IEC 60747-17 (planned) | | 5 | Timing diagrams | | 6 | Functional description | | 6.1 | Input side | | 6.1.1 | Input side supply | | 6.1.2 | Logic input | | 6.2 | Output side | | 6.2.1 | Direct gate drive | | 6.2.2 | Fast turn-on feature | | 6.2.3 | Normal turn-off | | 6.2.4 | Fast turn-off | | 6.2.5 | Dynamic Miller clamping (DMC) | | 6.2.6 | Overcurrent protection | | 6.2.7 | Over-temperature protection | ### **Datasheet** | 7 | Application information | 26 | |-----|---------------------------------------------------------------|----| | 7.1 | Adaptation of the supply voltage | | | 7.2 | Grounding reference of current and temperature sensor signals | 27 | | 7.3 | Fast turn-on using iSSI20R11H and iSSI30R1xH | 28 | | 7.4 | Using the overcurrent protection | 29 | | 7.5 | Using the dynamic Miller clamping | 30 | | 7.6 | Inductive energy clamping methods | 31 | | 8 | Related products | 32 | | 9 | Package dimensions | | | 9.1 | Package outline | 34 | | | Revision history | 36 | | | St. 1. | 0- | 1 Block diagrams ### 1 Block diagrams Figure 1 Block diagram of iSSI20R02H Figure 2 Block diagram of iSSI20R03H Figure 3 Block diagram of iSSI20R11H # $\textbf{iSSI20R0xH, iSSI20R11H} \ \textbf{and} \ \textbf{iSSI30R1xH}$ #### **Datasheet** 1 Block diagrams Figure 4 Block diagram of iSSI30R11H 6 Figure 5 Block diagram of iSSI30R12H #### **Datasheet** 2 Pin configuration ### 2 Pin configuration ### 2.1 Pin configuration Figure 6 Pin configuration of Infineon SSI family Table 1 Pin configuration for iSSI20R02H | Pin no. | Pin name | Pin type | Function | | | | |---------|----------|----------|------------------------------------------------------------------------|--|--|--| | 1 | N.C. | - | Not connected | | | | | 2 | IN | PWR | Supply and non-inverting control input | | | | | 3 | N.C. | - | Not connected | | | | | 4 | GND1 | PWR | Reference of control side | | | | | 5 | GND2 | PWR | Reference of output side | | | | | 6 | МС | 1 | Miller clamp input | | | | | 7 | TS/CS | I/O | Output for temperature sensor bias current and input for sensed signal | | | | | 8 | OUT | 0 | Gate drive output | | | | #### **Datasheet** ### Table 2 Pin configuration for iSSI20R03H | Pin no. | Pin name | Pin type | Function | |---------|----------|----------|-----------------------------------------------------------------------------| | 1 | N.C. | - | Not connected | | 2 | IN | PWR | Supply and non-inverting control input | | 3 | N.C. | - | Not connected | | 4 | GND1 | PWR | Reference of control side | | 5 | GND2 | PWR | Reference of output side | | 6 | TS | I/o | Output for temperature sensor bias current and input for temperature signal | | 7 | CS | 1 | Input for current-sense signal | | 8 | OUT | 0 | Gate drive output | #### Table 3 Pin configuration for iSSI20R11H | Pin no. | Pin name | Pin type | Function | | | | |---------|----------|----------|------------------------------------------------------------------------|--|--|--| | 1 | VCC1 | PWR | Supply input | | | | | 2 | IN | I | Non-inverting control input | | | | | 3 | N.C. | - | Not connected | | | | | 4 | GND1 | PWR | Reference of control side | | | | | 5 | GND2 | PWR | Reference of output side | | | | | 6 | BUF | I/O | Output for buffer charges and input for fast turn-on | | | | | 7 | TS/CS | I/O | Output for temperature sensor bias current and input for sensed signal | | | | | 8 | OUT | 0 | Gate drive output | | | | #### Table 4 Pin configuration for iSSI30R11H and iSSI30R12H | Pin no. | Pin name | Pin type | Function | |------------|-----------|----------|------------------------------------------------------| | 1 | GND1 | PWR | Reference of control side | | 2 | VCC1 | PWR | Supply input | | 3 | IN | 1 | Non-inverting control input | | 4 | N.C. | - | Not connected | | 5 | N.C. | - | Not connected | | 6 | N.C. | - | Not connected | | 7 | N.C. | - | Not connected | | 8 | GND1 | PWR | Reference of control side | | 9 | GND2 | PWR | Reference of output side | | 10 | MC2 | 1 | Dynamic Miller clamp input 1 | | 11 | MC1 | 1 | Dynamic Miller clamp input 2 | | 12 | BUF | I/O | Output for buffer charges and input for fast turn-on | | (table cor | atinuos 1 | | • | (table continues...) #### **Datasheet** 2 Pin configuration #### Table 4 (continued) Pin configuration for iSSI30R11H and iSSI30R12H | Pin no. | Pin name | Pin type | Function | |---------|----------|----------|------------------------------------------------------------------------| | 13 | TS | I/O | Output for temperature sensor bias current and input for sensed signal | | 14 | CS | I | Input for current sense signal | | 15 | OUT | 0 | Gate drive output | | 16 | GND2 | PWR | Reference of output side | #### 2.2 Pin description - *VCC1*: Supply of input side; best operated with 3.3 V; can be shorted to terminal *IN*; referenced to GND1. - *IN*: Logic input for variants iSSI20R11H, iSSI30R11H and iSSI30R12H, can be shorted to *VCC1*. It is the input supply pin for variants iSSI20R02H and iSSI20R03H. Pin is referenced to *GND1* - GND1: Reference pin for VCC1 and IN. - GND2: Reference pin for MC, MC1, MC2, CS, TS, TS/CS, OUT and BUF. - *MC*, *MC1*, *MC2*: Input pins for dynamic Miller clamp. Keep these pins unconnected for deactivating the dynamic Miller clamp. Referenced to *GND2*. - CS: Current sense input. When unused, it is recommended to connect to GND2. Referenced to GND2. - TS: Temperature sense input. When unused, it is recommended for variant iSSI30R12H to connect a capacitor in a range of 0.5 nF to 1.5 nF from TS to GND2; when unused for all other variants, it is recommended to connect to GND2. Referenced to GND2. - TS/CS: Pin can be used either as temperature sense input or as current sense input. When unused, it is recommended to connect to GND2. Referenced to GND2. - OUT: Gate drive output. Referenced to GND2. - BUF: Gate drive buffer. Typically, a capacitor is connected to implement the fast turn-on feature. Referenced to GND2. #### **Datasheet** 3 Electrical characteristics and parameters ### 3 Electrical characteristics and parameters ### 3.1 Absolute maximum ratings Table 5 Absolute maximum ratings | Parameter | Symbol | Values | | | Unit | Note or condition | | |-------------------------------------------------------------------|---------------------------------------------------|--------|------|------|------|---------------------------------------------------------------------------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | Input to output offset voltage | V <sub>OFFSET</sub> | -1200 | _ | 1200 | V | $V_{\text{offset}} = V_{\text{GND1}} - V_{\text{GND2}} ^{1}$ | | | Input supply voltage | V <sub>IN</sub> | -10 | - | 4.25 | ٧ | iSSI20R02H, iSSI20R03H | | | | V <sub>VCC1</sub> | | | | | iSSI20R11H, iSSI30R11H, iSSI30<br>R12H | | | Input logic voltage (terminal IN) | $V_{\rm IN,logic}$ | -10 | - | 15 | V | Reference to GND1 | | | Output voltage at terminal OUT | V <sub>OUT</sub> | -0.3 | | 20 | V | 2) | | | Voltage at terminal MC | $V_{MC}$ | -0.3 | | 3.6 | ٧ | 2) | | | Voltage at terminals TS, CS or TS/CS (static) | $V_{\text{TS}}, V_{\text{CS}}$ $V_{\text{TS/CS}}$ | -1.2 | | 4 | V | 2) | | | Voltage at terminals CS, TS and TS/CS (positive signals, dynamic) | V <sub>pin,dyn</sub> | 0 | - | 6 | V | $^{2)}$ 0 < $I_{\text{pin,dyn}}$ < 10 mA, $t_{\text{p}}$ < 2 $\mu$ s, $d$ < 0.001 | | | Voltage at terminals CS, TS and TS/CS (negative signals, dynamic) | $V_{\rm pin,dyn}$ | -2 | - | 0 | V | $^{2)}$ 0 > $I_{pin,dyn}$ > -10 mA, $t_p$ < 2 $\mu$ s, $d$ < 0.001 | | | Voltage at terminal BUF | $V_{BUF}$ | -0.3 | | 20 | V | 2) | | | Input supply current | I <sub>IN</sub> I <sub>VCC1</sub> | 0 | - | 120 | mA | iSSI20R02H, iSSI20R03H<br>iSSI20R11H, iSSI30R11H,<br>iSSI30R12H | | | Current at terminal OUT (static) | I <sub>OUT</sub> | -10 | | 10 | mA | Output deactivated | | | Current at terminal OUT (dynamic) | I <sub>OUT,dyn</sub> | -100 | - | 100 | mA | Output deactivated; $t_{\rm p}$ < 10 µs for negative current pulses; $t_{\rm p}$ < 1 µs for positive current pulses | | | Current at terminal MC (static) | I <sub>MC</sub> | -6 | | 6 | mA | 2) | | | Current at terminal MC (dynamic) | I <sub>MC,dyn</sub> | -100 | | 100 | mA | t <sub>p</sub> < 1 μs; d < 1% | | | Current at terminal TS | I <sub>TS</sub> | -1 | | 1 | mA | 2) | | | Current at terminal CS or TS/CS | $I_{CS}$ , $I_{TS/CS}$ | -1 | | 1 | mA | 2) | | | Current at terminal BUF (static) | I <sub>BUF</sub> | -10 | | 10 | mA | | | | Current at terminal BUF (dynamic) | I <sub>BUF,dyn</sub> | -1 | | 1 | А | t <sub>p</sub> < 1 μs | | | Power dissipation input part | $P_{DIN}$ | | | 200 | mW | $T_{\rm A} = 85^{\circ} {\rm C}^{3)} {}^{4)}$ | | | Power dissipation output part | $P_{DOUT}$ | | | 4.5 | mW | $T_{\rm A} = 85^{\circ} {\rm C}^{5)6}$ | | | Thermal resistance junction-to-<br>ambient | R <sub>THJA</sub> | | | 140 | K/W | T <sub>A</sub> = 85°C, PG DSO-8-66, 2s2p footprint only | | | /table continues ) | | | | 96 | | $T_A$ = 85°C, PG DSO-16-33, 2s2p footprint only | | (table continues...) #### **Datasheet** 3 Electrical characteristics and parameters #### Table 5 (continued) Absolute maximum ratings | Parameter | Symbol | Values | | | Unit | Note or condition | |----------------------------------------------------|----------------------|--------|------|------------|------|-------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Characterization parameter junction-to-package top | $\Psi_{Jtop}$ | | | 39.77 | K/W | T <sub>A</sub> = 85°C, PG-DSO-8-66, 2s2p footprint only | | | | | | 35.30 | | $T_A$ = 85°C, PG-DSO-16-33, 2s2p footprint only | | ESD robustness - human body model | V <sub>ESD,HBM</sub> | 2 | | | kV | 7) | | ESD robustness - charged device model | ESD,CDM | - | _ | TC<br>1000 | - | 8) | | Junction temperature | TJ | -40 | | 150 | °C | | | Storage temperature | $T_{ST}$ | -55 | | 150 | °C | | | Maximum switching frequency | $f_{SW}$ | - | - | 2 | kHz | $C_{\text{Load}} = 100 \text{ pF}, V_{\text{IN}} = 3.3 \text{ V}, V_{\text{VCC1}}$<br>= 3.3 V (where appropriate) | - 1) For functional operation only - 2) Reference to GND2. - 3) PG-DSO-8-66: derating of power above $T_i = 122^{\circ}\text{C}$ with 7.14 mW/°C, layout 2s2p (JESD 51-5 / JESD 51-7). - 4) PG-DSO-16-33: derating of power above $T_i = 130.8^{\circ}\text{C}$ with 10.42 mW/°C, layout 2s2p (JESD 51-5 / JESD 51-7). - 5) PG-DSO-8-66: derating of power above $T_1 = 149.3^{\circ}\text{C}$ with 7.14 mW/°C, layout 2s2p (JESD 51-5 / JESD 51-7). - 6) PG-DSO-16-33: derating of power above $T_i = 149.5^{\circ}\text{C}$ with 10.42 mW/°C, layout 2s2p (JESD 51-5 / JESD 51-7). - 7) According to ANSI/ESDA/JEDEC-JS-001-2017 (discharging a 100 pF capacitor through a 1.5 k $\Omega$ series resistor). - According to ANSI/ESDA/JEDEC-JS-002-2014 (TC = highest test condition passed according to AEC-Q100-011 Rev D). Figure 7 Thermal reference design ### 3.2 Operating parameters #### Table 6 Operating parameters | Parameter | Symbol | | Values | | Unit | Note or condition | | |----------------------------------------------------------------|---------------------------------------------------|------|--------|------|------|-------------------|--| | | | Min. | Тур. | Max. | | | | | Input supply voltage (terminal VCC1 (or IN if VCC1 is absent)) | V <sub>VCC1</sub> | 2.85 | 3.3 | 3.5 | V | - | | | Voltage at terminals TS, CS, or TS/CS (static) | $V_{\text{TS}}, V_{\text{CS}}$ $V_{\text{TS/CS}}$ | -0.5 | | 2.7 | V | 1) | | #### (table continues...) #### **Datasheet** 3 Electrical characteristics and parameters Table 6 (continued) Operating parameters | Parameter | Symbol | | Values | | Unit | Note or condition | |------------------------------------------------------------------------------------------------|-----------------------|------|--------|------|------|------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | External input supply capacitance including tolerances of the capacitor | C <sub>VCC1,ext</sub> | - | - | 4.7 | nF | | | External capacitance at terminal TS including tolerances of the capacitor (variant iSSI30R12H) | C <sub>TS,ext</sub> | - | - | 1.5 | nF | Temperature sensor connected between terminals TS and GND2 | | Ambient temperature | $T_{A}$ | -40 | - | 125 | °C | _ | | Junction temperature | TJ | -40 | _ | 125 | °C | - | | Common-mode transient immunity | dv <sub>CM</sub> /dt | | | 200 | V/ns | | <sup>1)</sup> Reference to GND2 #### 3.3 Electrical characteristics The minimum and maximum electrical characteristics include the spread of values over supply voltages and temperatures within the operating parameters. Electrical characteristics are tested in production at $T_A$ = 25°C and the default load at terminal OUT is 100 pF. Typical values represent the median values measured at supply voltage $V_{\rm IN}$ = 3.3 V (or $V_{\rm VCC1}$ = 3.3 V where applicable) and $T_A$ = 25°C. Minimum and maximum characteristics are verified by characterization/design. All voltages are referenced to their respective GND (GND1 for input side pins and GND2 for output side pins). This is valid for all electrical characteristics unless specified otherwise. ### 3.3.1 IC Supply Table 7 IC Supply | Parameter | Symbol | | Values | ; | Unit | Note or condition | |--------------------------------------------------------------------|----------------------------------------------|-----------|--------|------|------|----------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | UVLO threshold input side (power up) | V <sub>UVLOH1</sub> | 2.7 | 2.775 | 2.85 | V | | | UVLO threshold input side (power down) | $V_{\rm UVLOL1}$ | 2.6 | 2.68 | 2.75 | V | Reference to GND1 | | UVLO hysteresis input side | V <sub>HYS1</sub> | 89 | - | - | mV | 1) V <sub>UVLOH1</sub> - V <sub>UVLOL1</sub> | | Supply current input side at terminal IN (or VCC1 where available) | I <sub>IN</sub> | 14 | 16 | 19 | mA | $V_{IN} = 3.3 \text{ V}, I_{OUT} = 0$ | | Standby input supply current at terminal VCC1 | I <sub>IN,STBY</sub> | - | 1.4 | 2.5 | mA | $V_{VCC1} = 3.3 \text{ V}, V_{IN} = 0$ | | Integrated supply bias resistance | R <sub>VCC1,bias</sub> | 2.45 | | 7.14 | Ω | | | Reverse supply resistance | R <sub>VCC1,rev</sub><br>R <sub>IN,rev</sub> | 1<br>0.17 | - | - | МΩ | iSSI20R11H, iSSI30R11H and iSSI30R12H, $V_{\rm test}$ = -2.5 V iSSI20R02H, iSSI20R03H, $V_{\rm test}$ = -2.5 V | | Off-time before turn-on | $t_{\rm OFF,IN}$<br>$t_{\rm OFF,VCC1}$ | 25 | - | - | μs | 1) V <sub>IN</sub> < V <sub>UVLOL1</sub> (or V <sub>VCC1</sub> < V <sub>UVLOL1</sub> where applicable) | #### **Datasheet** 3 Electrical characteristics and parameters 1) Parameter is not subject to production test - verified by design/characterization. ### 3.3.2 Logic input (iSSI20R11H, iSSI30R11H, iSSI30R12H) #### Table 8 Logic input (iSSI20R11H, iSSI30R11H, iSSI30R12H) | Parameter | Symbol Values | | | | Unit | Note or condition | |---------------------------------------|---------------------|------|------|------|------|----------------------------------------------------| | | | Min. | Тур. | Max. | | | | IN logic low input threshold voltage | $V_{IL}$ | 1.0 | 1.2 | - | V | Reference to GND1 | | IN logic high input threshold voltage | V <sub>IH</sub> | | 2.1 | 2.3 | V | | | IN logic low/high hysteresis | V <sub>IN,HYS</sub> | 0.7 | | | V | | | IN logic pull down resistor | R <sub>IN,PD</sub> | 200 | - | - | kΩ | V <sub>IN</sub> = 2.5 V | | Off-time before turn-on | t <sub>OFF,IN</sub> | 25 | - | - | μs | 1) $V_{VCC1} = 3.3 \text{ V}, V_{IN} < V_{IL,min}$ | <sup>1)</sup> Parameter is not subject to production test - verified by design/characterization. #### 3.3.3 Gate drive #### Table 9 Gate drive | Parameter | Symbol | | Values | ; | Unit | Note or condition | |-------------------------------------------------------------------|---------------------------|------|--------|------|------|------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Output voltage | V <sub>OUT</sub> | 15.5 | 17.1 | 18.5 | V | $^{1)}V_{IN} = V_{VCC1} = 3.3 \text{ V}, I_{OUT} = 0, T_{J}$<br>= 25°C | | Output voltage | V <sub>OUT</sub> | 10 | 17.1 | 20 | V | 1) $V_{VCC1} = V_{IN} = 3.3 \text{ V}, I_{OUT} = 0$ | | Output voltage | V <sub>OUT</sub> | 10 | 13 | 16 | V | <sup>1)</sup> Supply at VCC1: $V_{VCC1} = 2.6$ V, $V_{IN} = 3.3$ V, $I_{OUT} = 0$ Supply at IN: $V_{IN} = 2.6$ V | | Short circuit output current (iSSI20R02H, iSSI20R03H) | I <sub>OUT</sub> | 100 | 175 | - | μΑ | $V_{\rm IN} = 3.3 \text{ V}, V_{\rm OUT} = 0$ | | Short circuit output current (iSSI20R11H, iSSI30R11H, iSSI30R12H) | I <sub>OUT</sub> | 150 | 325 | 550 | μΑ | $V_{\rm IN} = 3.3 \text{ V}, V_{\rm OUT} = 0$ | | Turn-off current | I <sub>off,sat</sub> | 50 | 160 | 270 | mA | $^{2)}V_{IN} = 0 \text{ V}, V_{OUT} = 5 \text{ V}$ | | Fast turn-off transistor saturation current | I <sub>off,fast,sat</sub> | 488 | - | - | mA | $^{2)}$ $V_{IN}$ = 3.3 V, $V_{CS}$ = 0.3 V, $V_{OUT}$ = 5 V | | High-level output resistance | R <sub>OH</sub> | 60 | 110 | 155 | kΩ | $V_{\rm IN}$ = 3.3 V, $\Delta V_{\rm OUT}$ = 1 V, iSSI20R02H, iSSI20R03H | | High-level output resistance | R <sub>OH</sub> | 48 | 95 | 135 | kΩ | $V_{\rm IN}$ = 3.3 V, $\Delta V_{\rm OUT}$ = 1 V, iSSI20R11H, iSSI30R11H, iSSI30R12H | | Low-level output resistance | R <sub>OL</sub> | 5 | 8.5 | 12 | Ω | $V_{VCC1} = 0, V_{OUT} < 0.5 \text{ V}$ | (table continues...) #### **Datasheet** 3 Electrical characteristics and parameters #### Table 9 (continued) Gate drive | Parameter | Symbol | | Values | | Unit | Note or condition | |-------------------------------------------------------------------------------------------------------------|-------------------------------------|------|--------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Turn-on propagation delay terminal IN and VCC1 (where applicable) to terminal OUT or BUF (where applicable) | $t_{PDON}$ | - | - | 20 | μs | $V_{\rm IN}$ = 3.3 V, $V_{\rm VCC1}$ = 3.3 V (where applicable), no load | | Turn-off propagation delay | t <sub>PDOFF</sub> | 0.3 | 3 | 6 | μs | V <sub>IN</sub> = 0, no load, V <sub>VCC1</sub> = 3.3 V<br>(where applicable) | | Rise time | t <sub>r</sub> , t <sub>r,BUF</sub> | - | 8 | 15 | μs | V <sub>VCC1</sub> = 3.3 V (where appropriate), V <sub>IN</sub> = 3.3 V, no load | | Fall time | t <sub>f</sub> | - | 1.9 | 4 | μs | Supply at VCC1: $V_{VCC1} = 3.3 \text{ V}$ , $V_{IN} \le 1 \text{ V}$ , $C_{BUF} = 3 \text{ nF}$ , no load Supply at IN: $V_{IN} \le 2.6 \text{ V}$ | | Fall time | $t_{f}$ | 1 | 3.2 | 6.5 | μs | Supply at VCC1: $V_{VCC1}$ = 3.3 V,<br>$V_{IN} \le 1$ V, $C_L$ = 10 nF<br>Supply at IN: $V_{IN} \le 2.6$ V, $C_L$ = 10 nF | <sup>1)</sup> Reference to GND2. ### **3.3.4** Fast turn-on (iSSI20R11H, iSSI30R11H, iSSI30R12H) #### Table 10 Fast turn-on (iSSI20R11H, iSSI30R11H, iSSI30R12H) | Parameter | Symbol | Values | | | Unit | Note or condition | |------------------------------------------------------------|--------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Fast turn-on threshold (power up) | $V_{BUF,th}$ | 10.0 | 10.4 | 10.8 | V | 1) | | Fast turn-on saturation current | I <sub>on,fast,sat</sub> | 232 | 400 | - | mA | $^{2)}$ $V_{OUT} = 5 \text{ V}, V_{BUF} = 10.4 \text{ V}$ | | Resistance between terminal BUF and OUT after fast turn-on | R <sub>BUF-OUT</sub> | 300 | 500 | - | kΩ | 2) | | Fast turn-on propagation delay input-to-output | $t_{PDON,fast}$ | - | 5 | - | ms | <sup>2)</sup> C <sub>BUF</sub> = 33 nF, C <sub>OUT</sub> = 5.6 nF,<br>V <sub>OUT</sub> = 1 V | | Fast turn-on rise time | $t_{r,fast}$ | - | 530 | 1000 | ns | $^{2)}$ $C_{\text{BUF}} = 48 \text{ nF}, C_{\text{OUT}} = 10 \text{ nF}$ | <sup>1)</sup> Reference to GND2. <sup>2)</sup> Parameter is not subject to production test - verified by design/characterization. <sup>2)</sup> Parameter is not subject to production test - verified by design/characterization. #### **Datasheet** 3 Electrical characteristics and parameters ### 3.3.5 Dynamic Miller clamping #### Table 11 Dynamic Miller clamping | Parameter | Symbol | bol Values | | | Unit | Note or condition | |------------------------------------------------------------|--------------------|------------|------|------|------|------------------------------------------------------| | | | Min. | Тур. | Мах. | | | | Dynamic Miller clamp saturation current | I <sub>CLAMP</sub> | 500 | 1700 | - | mA | $^{1)}V_{MC} = 2.5 \text{ V}; V_{OUT} = 3 \text{ V}$ | | Low-level output resistance during dynamic Miller clamping | R <sub>OL,MC</sub> | 0.7 | 1.5 | 3.5 | Ω | $V_{\rm MC}$ = 2.5 V, $I_{\rm OUT}$ = 10 mA | | Input resistance terminal MC | R <sub>MC</sub> | 400 | 500 | 600 | Ω | $V_{VCC1} = 0, V_{MC} = 0.5 \text{ V}$ | <sup>1)</sup> Parameter is not subject to production test - verified by design/characterization. ### 3.3.6 Over-temperature protection Table 12 Over-temperature protection | Parameter | Symbol | | Values | ; | Unit | Note or condition | |---------------------------------------------------------|-------------------------------------------------|-------------|-------------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Temperature sense comparator threshold (iSSI30R12H) | V <sub>TS,th1</sub> | 1.056 | 1.095 | 1.120 | V | <sup>1)</sup> V <sub>IN</sub> = 3.3 V | | Temperature sense comparator threshold (other variants) | V <sub>TS,th2</sub> | 190 | 200 | 210 | mV | <sup>1)</sup> V <sub>IN</sub> = 3.3 V | | Temperature sense bias current (terminals TS and TS/CS) | I <sub>TS,bias</sub><br>I <sub>TS/CS,bias</sub> | 40 | 50 | 60 | μΑ | $V_{\rm IN} = V_{\rm VCC1} = 3.3 \text{ V}$ | | Temperature sense protection propagation delay | $t_{PD,TS}$ | - | - | 5 | μs | $V_{\rm IN}$ = 3.3 V, $C_{\rm OUT}$ $\leq$ 100<br>pF, $V_{\rm TS}$ = $V_{\rm TS,th1}$ -20 mV<br>(iSSI30R12H), $V_{\rm TS}$ = $V_{\rm TS,th2}$ +20<br>mV (other variants) | | Temperature sense filter time | $t_{TS,filter}$ | 1.9<br>0.12 | 2.7<br>0.15 | 3.5<br>0.175 | μs | $^{2)}V_{VCC1} = 3.3 \text{ V}, V_{TS} = V_{TS,th1} - 20 \text{ mV (iSSI30R12H)}, V_{VCC1} = 3.3 \text{ V}, V_{TS} = V_{TS,th2} + 20 \text{ mV (other variants)}$ | | Fast turn-off fall time after OTP trigger | $t_{f,TS}$ | - | - | 725 | ns | $^{2)}C_{OUT} = 28 \text{ nF}, V_{OUT} = 12 \text{ V}$ | <sup>1)</sup> Reference to GND2. <sup>2)</sup> Parameter is not subject to production test - verified by design/characterization. # iSSI20R0xH, iSSI20R11H and iSSI30R1xH #### **Datasheet** 3 Electrical characteristics and parameters ### 3.3.7 Overcurrent protection #### Table 13 Overcurrent protection | Parameter | Symbol | | Values | | | Note or condition | |--------------------------------------------|------------------------|------|--------|------|----|---------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Overcurrent comparator shut down threshold | V <sub>CS,th</sub> | 185 | 200 | 215 | mV | $^{1)}$ $V_{VCC1} = 3.3$ V; Output is active; | | Overcurrent shut-down delay | $t_{CS,off}$ | - | 0.6 | 1 | μs | $V_{\rm CS}$ = 300 mV, $V_{\rm OUT}$ = 2.5 V | | Overcurrent filter time | t <sub>CS,filter</sub> | 120 | 150 | 175 | ns | $ v_{\rm CS} = 0.3 \rm V$ | | Fast turn-off fall time after OCP trigger | $t_{f,CS}$ | - | - | 725 | ns | $^{2)}$ $C_{OUT}$ = 28 nF, $V_{OUT}$ = 12 V, $dv_{CS}/dt$ > 480 mV/ $\mu$ s | <sup>1)</sup> Reference to GND2. <sup>2)</sup> Parameter is not subject to production test - verified by design/characterization. #### **Datasheet** 4 Insulation and safety-related specification ### 4 Insulation and safety-related specification ### 4.1 Safety-limiting values Note: safety-limiting values define the operating conditions under which the isolation barrier can be guaranteed to stay unaffected. This corresponds with the maximum allowed junction temperature, as temperature-induced failures might cause significant overheating and eventually damage the isolation barrier. | Parameter | Symbol | Value | Unit | Note or condition | |------------------------------------|-----------------|-------|----------|--------------------------------------------------------------------------| | iSSI20R02H, iSSI20R03H, iSSI20 | R11H | ' | ' | ' | | Maximum ambient safety temperature | T <sub>S</sub> | 150 | °C | | | Safety input power dissipation | Ps | 200 | mW | Derating required above $T_A$ = 122°C with 7.14 mW/°C, $T_J$ = 150 °C | | Safety input supply current | I <sub>SI</sub> | 50 | mA | Derating required above $T_A$ = 122 °C with 1.8 mA/°C, $T_J$ = 150 °C | | Safety output power dissipation | P <sub>SO</sub> | 4.5 | mW | Derating required above $T_A$ = 149.4°C with 7.14 mW/°C, $T_J$ = 150 °C | | iSSI30R11H, iSSI30R12H | | | <u> </u> | ' | | Maximum ambient safety temperature | T <sub>S</sub> | 150 | °C | | | Safety input power dissipation | P <sub>SI</sub> | 200 | mW | Derating required above $T_A$ = 130.8°C with 10.42 mW/°C, $T_J$ = 150 °C | | Safety input supply current | I <sub>SI</sub> | 50 | mA | Derating required above $T_A$ = 130.8 °C with 2.6 mA/°C, $T_J$ = 150 °C | | Safety output power dissipation | P <sub>SO</sub> | 4.5 | mW | Derating required above $T_A$ = 149.5°C with 10.42 mW/°C, $T_J$ = 150 °C | # 4.2 Reinforced insulation according to IEC 60747-17 (planned) | Parameter | Symbol | Value | Unit | Note or condition | |----------------------------|--------|---------------|------|--------------------------------------------------------------------------------------------------------------------| | External clearance | CLR | >8 | mm | Shortest distance in air from any input pin to any output pin according to IEC 60664-1 <sup>1)</sup> | | External creepage | CRP | >8 | mm | Shortest distance over package surface from any input pin to any output pin according to IEC 60664-1 <sup>1)</sup> | | Comparative tracking index | СТІ | >400 | V | According to IEC 60112 | | Material group | | II | | According to IEC 60112 | | Pollution degree | | 2 | | According to IEC 60664-1 | | Overvoltage category | | I - IV | | Rated mains voltage ≤ 150 V (rms) | | (According to IEC 60664-1) | | I - IV | | Rated mains voltage ≤ 300 V (rms) | | | | 1 - 111 | | Rated mains voltage ≤ 600 V (rms) | | | | I-II | | Rated mains voltage ≤ 1000 V (rms) | | Climatic category | | 40/125/<br>21 | | | #### **Datasheet** 4 Insulation and safety-related specification | Parameter | Symbol | Value | Unit | Note or condition | |-------------------------------------------------|-------------------|-------------------|-----------------|---------------------------------------------------------------------------------------------| | Input-to-output isolation accordi | ng to UL157 | 7 Ed. 5 | | | | Input-to-output isolation voltage | V <sub>ISO</sub> | 5700 | $V_{rms}$ | $V_{\text{TEST}} = V_{\text{ISO}}$ for $t = 60$ s (qualification); | | | | | | $V_{\text{TEST}} = 1.2 \times V_{\text{ISO}}$ for $t = 1$ s (100% productive tests) | | Input-to-output isolation accordi | ng to IEC 607 | 747-17 (plan | ned) | | | Maximum rated transient isolation voltage | V <sub>IOTM</sub> | 8000 | V <sub>pk</sub> | $V_{\text{TEST}} = V_{\text{IOTM}}$ for $t_{\text{ini}} = 60$ s (type test and sample test) | | | | | | $V_{\text{TEST}} = 1.2 \times V_{\text{IOTM}}$ for $t_{\text{ini}} = 1$ s (routine test) | | Maximum rated repetitive peak isolation voltage | $V_{IORM}$ | 1200 | V <sub>pk</sub> | According to Time Dependent Dielectric Breakdown (TDDB) test | | Apparent charge | $q_{PD}$ | <5 | pC | Method (b1) (routine test and type test preconditioning) | | | | | | $V_{PD(ini),b} = 1.2 \times V_{IOTM}$ for $t_{ini} = 1$ s | | | | | | $V_{PD(m)} = 1.875 \times V_{IORM}$ for $t_{m} = 1$ s | | | | | | Method (a) (type test, subgroup 1 final measurements) | | | | | | $V_{PD(ini),a} = V_{IOTM}$ for $t_{ini} = 60$ s | | | | | | $V_{PD(m)} = 1.6 \times V_{IORM} \text{ for } t_m = 10 \text{ s}^{3)}$ | | Impulse voltage | $V_{\text{IMP}}$ | 8000 | $V_{pk}$ | | | Maximum surge isolation voltage | $V_{IOSM}$ | 11000 | $V_{pk}$ | $V_{\text{TEST}} \ge 1.3 \times V_{\text{IMP}} \text{ (type test)}^{4)}$ | | Isolation resistance | R <sub>IO</sub> | >10 <sup>12</sup> | Ω | $V_{\rm IO}$ = 500 $V_{\rm dc}$ for $t$ = 60 s, $T_{\rm A}$ = 25 °C <sup>5)</sup> | | Isolation resistance | R <sub>IO</sub> | >10 <sup>11</sup> | Ω | $V_{\rm IO}$ = 500 $V_{\rm dc}$ for $t$ = 60 s, $T_{\rm A}$ = 125 °C <sup>5)</sup> | | Isolation resistance | R <sub>IO_S</sub> | >109 | Ω | $V_{IO} = 500 V_{dc}$ for $t = 60 \text{ s}$ , $T_S = T_A = 150 \text{ °C}^{5)}$ | | Isolation capacitance | C <sub>IO</sub> | 1.9 | pF | f= 1 MHz <sup>5)</sup> | <sup>1)</sup> Creepage and clearance requirements depend on the application and related end-equipment isolation standard. Care should be taken to keep the required creepage and clearance value on printed-circuit-board level. <sup>2)</sup> Safety certification pending. <sup>3)</sup> The partial discharge voltage $V_{PD(m)}$ applied during productive tests is greater (tbd $V_{pk} > 1.875 \times V_{IORM}$ ) to include the $F_4$ factor (1.1) required by end-equipment standards IEC 60664-1, IEC 62368-1, IEC 60950 ( $V_{PD(m)} = F_1 \times F_2 \times F_3 \times F_4 \times V_{IORM} = 1.875 \times F_4 \times V_{IORM}$ ). The $F_3$ factor (1.25) is also considered for further stress of the insulation. <sup>4)</sup> The surge test is performed in insulation oil to determine the intrinsic surge immunity of the insulation barrier. <sup>5)</sup> The parameters apply to the product converted in a two terminals device with all terminals on side 1 connected together and all terminals on side 2 connected together. #### **Datasheet** 5 Timing diagrams ### 5 Timing diagrams Figure 8 UVLO behavior Figure 9 Direct gate drive turn-on and turn-off propagation delay, rise and fall time: a) direct drive turn-on for variants iSSI20R02H and iSSI20R03H, b) separate VCC1 and IN using no buffer capacitor, c) VCC1 and IN shorted using no buffer capacitor Figure 10 Fast turn-on timing using a buffer capacitor: a) separate VCC1 and IN, b) VCC1 and IN shorted Figure 11 a) Off-time before turn-on, b) off-time after protection (example of overcurrent protection) ### **Datasheet** 5 Timing diagrams Figure 12 Over-temperature protection timing: a) iSSI30R12H, b) others Figure 13 Overcurrent protection timing #### **Datasheet** 6 Functional description ### 6 Functional description ### 6.1 Input side ### 6.1.1 Input side supply The input side of the Infineon SSI family is 3.3 V compatible and operates best with an input voltage tolerance of 5%. The power-up under-voltage threshold voltage is $V_{\rm UVLOH1}$ . It ensures sufficient output voltage for operating the output. The power-down under-voltage threshold is $V_{\rm UVLOL1}$ . The integrated supply is based on a shunt regulator that emulates a diode structure to simplify designs. The device can then be supplied even by any voltage rail that exceeds the operating range by using a current limiting resistor placed in series to the supply terminal *IN* or *VCC1* (where applicable). If no suitable resistor in series to terminal *VCC1* is used for current limitation, then staying within the operating parameters is recommended to avoid unnecessary power dissipation in the IC. The input side of the IC contains an integrated power supply buffer capacitor. External buffer capacitors for the supply voltage are not necessary, but possible. Such external buffer capacitors should not exceed $C_{\text{VCC1,ext}}$ . In addition, the Infineon SSI family provides a strong reverse bias capability for the supply terminals *IN* or *VCC1* (where applicable). This enables all variants to operate in differential operation with respect to their terminals *IN* and *GND1*. A minimum off-time $t_{OFF,IN}$ or $t_{OFF,VCC1}$ is required between the turn-off and turn-on signals to establish a defined "off"-state on the output side of the isolator. Variants iSSI20R02H and iSSI20R03H use the supply terminal IN to perform the reset procedure after the output side latch-off procedure of the protection functions. Variants iSSI20R11H, iSSI30R11H, and iSSI30R12H can perform this reset at either at terminal VCC1 or at terminal IN. In any case of reset of any variant, ensure that the reset time is larger than $t_{OFE,IN}$ or $t_{OFE,IN}$ or $t_{OFE,IN}$ before turning on again after a protection event. ### 6.1.2 Logic input Variants iSSI20R11H, iSSI30R11H, and iSSI30R12H offer separate supply and control terminals. The control logic thresholds $V_{\rm IL}$ and $V_{\rm IH}$ at terminal IN are 3.3 V CMOS compliant and can be controlled directly from standard CMOS logic outputs. Please note that the signal level at terminal IN can be substantially higher than the supply voltage at terminal VCC1. For example, it is possible to apply signals on 5 V level while $V_{\rm VCC1}$ = 3.3 V. The output acts in phase with the input control signal at terminal IN. Before turning on, a minimum off-time $t_{\rm OFF,IN}$ has to be considered for resetting the output side. If the equivalent MOSFET's input capacitance is larger than 100 pF longer off-times than $t_{\rm OFF,IN}$ might be needed. A new reset procedure has to be performed after a protection triggered turn-off. Variants iSSI20R11H, iSSI30R11H, and iSSI30R12H can perform this reset at either at terminal VCC1 or at terminal IN. In any case of reset of any variant, ensure that the reset time is larger than $t_{OFF,IN}$ before turning on again after a protection event. Applications using the variants iSSI20R11H, iSSI30R11H, and iSSI30R12H can use these isolators with externally shorted terminals *VCC1* and *IN*. In this case, all operating guidelines of variants iSSI20R02H and iSSI20R03H apply. #### 6.2 Output side #### 6.2.1 Direct gate drive Terminal OUT is the gate drive output. The output voltage $V_{OUT}$ is sufficient to drive CoolMOS™, OptiMOS™, or TRENCHSTOP™ IGBT without additional, external buffers. Variants iSSI20R02 and iSSI20R03 provide the short circuit output current $I_{OUT}$ directly to the gate. This enables a quick turn-on of MOS-controlled power transistor. #### **Datasheet** 6 Functional description #### 6.2.2 Fast turn-on feature Variants iSSI20R11H, iSSI30R11H, and iSSI30R12H are designed for fast turn-on that further enforces the turn-on current by accumulating charge in an external buffer capacitor at terminal BUF. The accumulated charge is released to terminal OUT, if the voltage at terminal BUF equal or higher than the buffer threshold voltage $V_{BUF,th}$ and a turn-on condition is given on the control side. Figure 14 Fast turn-on feature of iSSI20R11H, iSSI30R11H, and iSSI30R12H #### 6.2.3 Normal turn-off The normal turn-off feature is implemented in all variants. A turn-off signal from the input side activates the integrated depletion FET. The depletion FET discharges the gate node of the operated power transistor. The Infineon SSI family's sink saturation current $I_{\text{off,sat}}$ is dimensioned to discharge CoolMOS<sup>M</sup> S7 transistors within a few microseconds. Figure 15 Normal turn-off #### 6.2.4 Fast turn-off Overcurrent or over-temperature events trigger the fast turn-off feature of the Infineon SSI family. The fast turn-off enables the Infineon SSI family to shut down the power transistors inside their safe operating area particularly under high load operations. The Infineon SSI family's fast turn-off sink saturation current $I_{\text{off,fast,sat}}$ is dimensioned to discharge CoolMOS<sup>TM</sup> S7 transistors faster than a normal turn-off. #### **Datasheet** 6 Functional description Figure 16 Fast turn-off ### 6.2.5 Dynamic Miller clamping (DMC) The dv/dt applied by the connected AC voltage creates capacitive displacement currents through the parasitic capacitances of a power transistor. This can lead to parasitic turn-on of the power switch by increasing the voltage at the gate node of the power switch during its "off"-state. Three major effects can cause dv/dt to occur in installations: - surge voltages - fast electric transients (burst) - dv/dt of line voltage The dv/dt of line voltage results in a relatively slow dv/dt of 320 V \* $2*\pi$ \* 50 Hz ~ 100 V/ms in 230 V a.c. grids. Many power transistors are robust, by default, against parasitic turn-on under this condition. Surge voltages and fast electric transients result in a much faster dv/dt and power transistors benefit from the dynamic Miller clamping feature. The dynamic Miller clamping feature ensures that the power switch stays in the "off" state. It is activated by connecting the power switch's drain to terminal MC, MC1, or MC2 respectively with a suitable capacitor. The dv/dt appearing at the drain also injects a current into the related terminals MCx and activates of the dynamic Miller clamp FET. Voltage clamping elements at the Miller clamping terminals may be needed to stay within the absolute maximum ratings. ### **6.2.6** Overcurrent protection Overcurrent protection detects excessive, positive and negative current through the power transistor and uses the voltage drop at an external shunt resistor to trigger a comparator with a fixed threshold $|V_{CS,th}|$ at terminal CS or TS/CS. Please note that $V_{CS,th}$ can be positive or negative. Once triggered, the protection reacts quickly and is able to turn off, for example, CoolMOS<sup>™</sup> IPT60R022S7 in very short time. Thus, it is able to support the AC-15 system tests according to IEC 60947-5-1 under appropriate operating conditions. The integrated noise filter has a filter time of $t_{CS,filter}$ and can be backed up by an external RC-filter. However, it is recommended to have as little external filtering as possible to get a quick reaction time in case of overcurrent. The triggering of the overcurrent protection leads to the latched turn-off of the power switch with a sinking current of $I_{\text{off, fast, sat}}$ . Terminal TS/CS sources a bias current for temperature sensing in iSSI20R02H and iSSI20R11H. As the current sensing shunt is usually very low-resistive, the effect of the biasing current $I_{TS/CS,bias}$ with respect to the shunt signal can be neglected. The dimensioning of the shunt follows this equation: $R_{\rm sh} = \frac{\left|V_{\rm CS,\,th}\right|}{I_{ m pk,\,max}}$ #### **Datasheet** 6 Functional description ### 6.2.7 Over-temperature protection The over-temperature protection of the Infineon SSI family offers two options to protect against excessive temperatures of the driven power transistor: - Protection by reading a PTC resistor(iSSI20R02H, iSSI20R03H, iSSI20R11H, and iSSI30R11H) - Protection by reading the threshold voltage of one or several diodes in series (iSSI30R12H, best matching with CoolMOS™ S7 with temperature sense) The Infineon SSI family products provide a constant bias current $I_{TS,bias}$ or $I_{TS/CS,bias}$ , respectively, for the two types of temperature sensors listed above. The constant current generates a temperature dependent voltage at the temperature sensor. The sensor voltage is connected to terminal TS or TS/CS, and the terminal voltage is compared to the threshold $V_{TS,th1}$ (iSSI30R12H) or $V_{TS,th2}$ (other variants). The integrated comparator includes a noise filter of duration $t_{TS,filter}$ for safe detection of the sensor signal that can be complemented by an external RC-filter. The capacitive portion of the external filter must be below the maximum value of $C_{TS,ext}$ in combination with iSSI30R12H. The resistive portion of the filter influences the trigger temperature of the sensor, because the resistor adds a positive offset voltage to the temperature dependent voltage of the sensor. This influence can also be used to actively tune the protection feature for individual requirements. When using the over-temperature protection together with the over-current protection for example with iSSI30R11H, both sensing signals need to reference to GND2. The triggering of the over-temperature protection leads to the latched turn-off of the power switch with a sinking current of $I_{\text{off, fast, sat}}$ . #### **Datasheet** 6 Functional description Figure 17 Schematic examples of the over-temperature protection circuit for variant iSSI30R12H (top), variants iSSI20R02H and iSSI20R11H (middle), and variants iSSI20R03H and iSSI30R11H (bottom) #### **Datasheet** 7 Application information ### 7 Application information Infineon is providing this information as a courtesy only and without acknowledging any legal obligation. Information in the following application chapters is not part of the Infineon component specification, and Infineon does not warrant its accuracy or completeness. Infineon's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 7.1 Adaptation of the supply voltage The Infineon SSI-family is best operated from a voltage source of 3.3 V. This allows a direct supply from a microcontroller. Please note that normally the pull-down device of general purpose I/O-terminals or high current terminals is stronger than the pull-up device. Thus, it is better to use the pull-down device to control the voltage supply of the Infineon SSI as it is displayed in the figure below. Figure 18 Examples of application relevant control options The left part in the figure shows the option of using a logic -IC that is supplied with 5 V. Therefore, the logic-IC provides a control signal with 5 V, too, while Infineon SSI is supplied with 3.3 V. This simplifies the interfacing as no downward-level-shifters are required. The middle part depicts a simple option for the supply scheme for iSSI20R02H, iSSI20R03H and iSSI20R11H. Terminal *IN* is connected to 3.3V and terminal GND1 is connected to the driving port of the microcontroller. The Infineon SSI's output is inverted to the control signal at *IN*. This option requires ports that are able to sink at least the maximum value of $I_{\text{IN}}$ , otherwise the effective supply voltage $V_{\text{IN}}$ - $V_{\text{GND1}}$ may not reach 3.3 V and the IC can stay in the undervoltage lockout mode. Option c) connects the supply terminal *VCC1* to a higher voltage than 3.3 V, for example 24 V. In these cases, resistor R2 acts as a current limiting resistor. The value for the current limit is the typical value of *I*<sub>VCC1</sub>. This results in a limiting resistor value of $$R2 = \frac{V_{\text{supply}} - V_{\text{VCC1, op, max}}}{I_{\text{VCC1, typ}}} = \frac{24 \text{ V} - 3.5 \text{ V}}{16 \text{ mA}} = 1281 \Omega$$ (1) A selection of R2 = 1.3 k $\Omega$ is sufficient. Of course, worst-case conditions and tolerances of the supply voltage $V_{\text{supply}}$ need to be considered, too. It is easy to understand that the solution using a current limiting resistor is not efficient as the resistor might dissipate noticeable power. Dimensioning R2 according to the maximum supply current $I_{\text{VCC1,max}}$ yields in higher losses inside the IC. Particularly when operating several Infineon SSI isolators, it is often more efficient to place a DC/DC-converter with a low-tolerance output voltage of 3.3 V instead of using a current limiting resistor for each Infineon SSI. Very simple microcontroller have often no high current I/O-terminals. In such cases, an interface inverter is a solution for driving iSSI20R02H and iSSI20R03H. Such options using small-signal FETs are given in this figure. #### **Datasheet** 7 Application information Figure 19 Interfacing with an inverter circuit #### 7.2 Grounding reference of current and temperature sensor signals The two sensor signals of the current sensor (shunt) and the temperature sensor have to refer to a single ground reference. It is good engineering to refer the overall ground to one of the sensors. The left part shows an AC-switch configuration using, for example, two MOSFETs with an integrated temperature sensor and with a shunt resistor for the instantaneous current measurement. The current measurement is more time critical compared to the temperature sensing as it needs to react within a few hundreds of nanoseconds. Therefore, one of the shunt terminals is taken as the reference of the sensor signals. The example utilizes the upper terminal of the shunt resistor R<sub>Sh</sub> as the reference GND2. Direct connection of PCB traces from terminal GND2 to the shunt and parallel routing of the current sense signal and its reference GND2 is mandatory to achieve smallest signal distortion and filtering effort. It is recommended to place the shunt in closest proximity to T1 in order to keep the stray inductance $L_{\sigma}$ as small as possible. Any stray inductance of the layout is of course detrimental for the temperature sense voltage $v_{TS}$ signal quality. However, the temperature sensing can be filtered easier because the thermal capacity of the switch allows temperature increases only in the range of hundreds of microseconds or even more. It is important in an AC-switch configuration that the temperature sensor of T2 is not connected. In case of paralleling several MOSFETs, the temperature sensor of only one MOSFET has to be connected Please note that the gate voltage of T1 $v_{G,T1}$ is directly referenced to GND2 while the gate voltage of T2 $v_{G,T2}$ is lowered by means of the shunt voltage $v_{Sh}$ . The right part of the figure below depicts the option of using a PTC resistor as a temperature sensor element. All aspects for placing and routing the current sensor signals apply in the same way. The PTC resistor requires a good thermal coupling to the source pad of T1. The stray inductance $L_{\sigma}$ is still active, but the good thermal coupling is a superior target to achieve than the minimization of the stray inductance. Figure 20 Grounding scheme for AC-switch with integrated temperature sensor (a) and with PTC temperature sensor (b) In DC-switch configurations, all aspects for placing and routing the current sensor and the temperature sensor signals apply in the same way as for AC-switch configurations. #### **Datasheet** 7 Application information Figure 21 Grounding scheme for DC-switch with integrated temperature sensor (a) and with PTC temperature sensor (b) #### 7.3 Fast turn-on using iSSI20R11H and iSSI30R1xH The fast turn-on feature enables high-current high-voltage solid-state relays because it allows an amplified turn-on gate current that charges the gate capacitance much faster beyond the Miller voltage level. The fast turn-on saturation current $I_{\text{on,fast,sat}}$ of the integrated driving FETs is more than 1000 times higher compared to the direct drive output current $I_{\text{OUT}}$ , when keeping terminal BUF unconnected. Please see also the chapter "Fast turn-on" in "Functional description" for more information. The fast turn-on feature should be used in particular in systems where high inrush currents require extremely short turn-on times. The calculation of the buffer capacitor is simple, but yet essential to ensure a proper dimensioning of the fast turn-on. Take the example of a solid-state relay using two $22 \text{ m}\Omega$ CoolMOS<sup>TM</sup> in an a.c.-switch configuration (common-source). The gate voltage after the fast turn-on procedure is proposed to be in the range of 7 V to 8 V. The minimum fast turn-on comparator threshold $V_{\text{BUF,th,min}}$ . As there is only one MOSFET of an a.c. configuration in blocking mode while the other MOSFET is in zero-voltage mode, the gate charge is derived graphically in the way as explained in figure below. Figure 22 Gate charge construction for a.c. switch configuration (common source) In an a.c. configuration of the switching transistor, there is always one switch that is in blocking mode. The other switching transistor is in freewheeling mode as its body diode or freewheeling diode is in forward bias. Therefore, only one transistor passes the Miller effect. The black/red graph shows a typical curve of the gate voltage $V_G$ as a function of the gate charge $Q_G$ for a MOSFET that is switched under voltage of - for example - 2/3 of the breakdown voltage. The blue curve is the gate charge of a MOSFET under zero-voltage condition ( $V_{DS}$ = 0). The blue curve has usually the same slope as the red branch. The minimum capacitance $C_{BUF,min}$ to be connected to terminal BUF is $$C_{\text{BUF, min}} = 1.2 \cdot \frac{Q_{\text{M1}} + Q_{\text{M2}}}{V_{\text{BUF, th, min}} - V_{\text{G, min}}}$$ (2) with $Q_{\rm M1}$ and $Q_{\rm M2}$ being the related gate charges at the end of the fast turn-on when reaching $V_{\rm G,min}$ , $V_{\rm BUF,th,min}$ being the minimum fast turn-on comparator threshold voltage and $V_{\rm G,min}$ being the minimum gate-source voltage $V_{\rm GS,min}$ of the switching transistors. A safety factor of 1.2 covers the gate charge tolerance of the switching transistors. #### **Datasheet** 7 Application information For a.c. switch using two CoolMOS<sup> $^{\text{M}}$ </sup> IPT60R022S7, a drain-source voltage of 300 V, and a minimum gate-source voltage $V_{\text{G,min}}$ = 7 V, the minimum buffer capacitance $C_{\text{BUF,min}}$ yields in: $$C_{\text{BUF, min}} = 1.2 \cdot \frac{100 \text{ nC} + 70 \text{ nC}}{10 \text{ V} - 7 \text{ V}} = 68 \text{ nF}$$ (3) ### 7.4 Using the overcurrent protection The overcurrent protection is designed to react fast on the detection of excessive current using a shunt. This chapter explains how to use this feature for the example of a relay that is able to operate AC-15 loads. The AC-15 test is a generic test for electromechanical relays and for solid-state relays. Its test scheme is shown in the figure below. It brings demanding requirements for the dimensioning of the overcurrent protection. The protection should not trigger during the first interval of the AC-15 test when a load current of 10 x of the nominal current is applied to the device under test followed by the interval $t_2$ - $t_1$ with nominal load current. Figure 23 AC-15 test (source: IEC 60947-1:2021) In addition, there are test requirements for the power factor at make and break for various conditions and tests. The power factor itself does not influence the current amplitude and is therefore not considered. This is an example for the shunt calculation for use in a solid-state relay with a current rating of 2 A supporting AC-15 tests. The maximum load current in the AC-15 test is 10 x the nominal and might appear at the maximum tolerated grid voltage which is 10% above nominal. $$I_{\rm pk, \, max} = 1.1 \cdot \sqrt{2} \cdot 2 \, \text{A} \cdot 10 = 31.1 \, \text{A peak}$$ (4) The worst-case analysis needs a margin of the target protection trigger current with respect to the calculated value $I_{\rm pk,max}$ , max. The target protection trigger current is selected for $I_{\rm pk,trig}$ = 32 A peak. The overcurrent protection comparator is tolerated with +/- 15mV around the typical value of $v_{\rm CS,th}$ and an offset of 10 mV according to the figure below. Together with the assumed overdrive of the comparator of 20 mV, the minimum and maximum trigger currents are $$I_{\rm pk,\,trig,\,min} = I_{\rm pk,\,trig} \frac{v_{\rm CS,\,th,\,min} + 10\,\,\text{mV} + 20\,\,\text{mV}}{v_{\rm CS,\,th,\,typ} + 20\,\,\text{mV}} = 31.27\,\,\text{A peak}$$ $$I_{\rm pk,\,trig,\,max} = I_{\rm pk,\,trig} \frac{v_{\rm CS,\,th,\,max} + 10\,\,\text{mV} + 20\,\,\text{mV}}{v_{\rm CS,\,th,\,typ} + 20\,\,\text{mV}} = 35.64\,\,\text{A peak}$$ (5) #### **Datasheet** 7 Application information Figure 24 Worst-case current sense trigger thresholds The dimensioning of the minimum shunt resistance follows this equation using the lowest trigger threshold including offset and overdrive and the maximum peak trigger current $I_{pk,trig,max}$ $$R_{\rm Sh, \, max} = \frac{v_{\rm CS, \, th, \, min} + 10 \, \text{mV} + 20 \, \text{mV}}{I_{\rm pk, \, trig, \, max}} = \frac{215 \, \text{mV}}{35.64 \, \text{A}} = 6.033 \, \text{m}\Omega$$ (6) The above equation results in a selected resistance of $R_{Sh} = 6 \text{ m}\Omega$ . ### 7.5 Using the dynamic Miller clamping Connecting a capacitor between the input terminals MC, MC1 or MC2 and the drain terminals of the switching transistor activates the dynamic Miller clamping feature that is available in variants iSSI20R02H and iSSI30R1xH. Let terminals MC, MC1 or MC2 float to deactivate the feature. The dynamic Miller clamp reinforces the strong, yet limited pull-down capability of Infineon SSI in case that high $dv_{DS}/dt$ events occur at the switched transistors. This is in particular important during off-state, if fast electric transients (bursts) occur. Even though there is usually no dedicated gate resistor in use, transients might lead to a parasitic turn-on of the switched transistor by pulling the gate higher than its gate-source threshold voltage. The dimensioning of the coupling capacitors considers the fastest occurring $dv_{DS}/dt$ -rates that appear in the application. In a.c. applications, bursts according to IEC 61000-4-4 can be a reference that specifies very steep pulses. However, the resulting pulses that stress the device-under-test have a lower amplitude and slope due to the cabling inductance and capacitance. An assumption for $dv_{DS}/dt$ can be, for example, 10 V/ns and the coupling capacitance may be 1 pF. Please note that one of the two capacitors is shorted bypassed to GND2 by the related switched transistor in parallel. Thus, the only one capacitor is coupling the $dv_{DS}/dt$ signal. Figure 25 Dynamic Miller clamp options with zener diode (left), parallel resistor (middle) and series resistor (right) In the above mentioned example, the coupled capacitive current into terminal MC is 10 V/ns \* 1 pF = 10 mA. This would generate a voltage at terminal MC of 10 mA \* $R_{MC}$ = 5 V. Even though the static absolute maximum voltage rating at MC is $v_{MC}$ = 3.6 V, the dynamic current $I_{MC,dyn}$ for sporadic events (duty cycle < 1%, pulse duration < 1 µs) that is injected into this terminal can be applied for pulsed stress. Therefore, clamping elements, such a 3.3 V clamping zener diode at terminal MC to reduce voltages above the zener voltage might not be needed. However, special needs #### **Datasheet** 7 Application information to be taken at the evaluation of the highest dv/dt in systems. Other clampings options are a resistor between terminal *MC* and *GND2* that would take a portion of the coupled capacitive current or applying a series resistor that generates enough voltage to keep the limits according to the figure above. ### 7.6 Inductive energy clamping methods Solid-state relays are often used in combination with loads that have an inductive portion. The inductive portion generates an over-voltage, if the isolator's output is turned off. The amplitude of the over-voltage can exceed the switching transistor's maximum breakdown voltage. Therefore, a clamping element is needed to limit the drain-source voltage of the switching transistor. Various options are possible: - TVS (transient voltage suppressor) diodes, - varistors, - snubbers and - others Special care is required for the dimensioning and selection of the related components depending on the application's operating range. For example, two or even more TVS diodes can be required to fulfill the datasheet of the clamping element. Also combinations of the above mentioned options can help for a optimized clamping solution. Figure 26 Example of a drain-to-drain TVS-diode D1 as a clamping element in an AC-switch configuration using iSSI20R02H #### **Datasheet** 8 Related products ### 8 Related products Infineon is providing this information as a courtesy only and without acknowledging any legal obligation. Information in the this chapter is not part of the Infineon component specification, and Infineon does not warrant its accuracy or completeness. Infineon's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. | Product group | Product name | Description | |-----------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Infineon SSI solid-<br>state isolators | Eval-iSSI30R12H | Solid-state relay featuring over-temperature protection, overcurrent protection, dynamic miller clamping and fast turn-on with 600 V, 22 mΩ CoolMOS™ S7 (integrated temperature sensor) | | Infineon SSI solid-<br>state isolators | Eval-iSSI30R11H | Solid-state relay featuring over-temperature protection (PTC), overcurrent protection, dynamic miller clamping and fast turn-on with 600 V, 10 mΩ CoolMOS™ S7 | | Infineon SSI solid-<br>state isolators | Eval-iSSI20R11H | solid-state relay featuring overcurrent protection and fast turn-on and 600 V, 65 m $\Omega$ CoolMOS $^{\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | | Infineon SSI solid-<br>state isolators | Eval-iSSI20R03H | Solid-state relay featuring over-temperature protection (PTC), overcurrent protection, and standard turn-on with 100 V, 3.5 m $\Omega$ MOSFETs in source-to-source configuration | | Infineon SSI solid-<br>state isolators | Eval-iSSI20R02HCS | Solid-state relay featuring overcurrent protection, dynamic miller clamping and standard turn-on with 60 V, 1.5 m $\Omega$ MOSFETs in source-to-source configuration | | Infineon SSI solid-<br>state isolators | Eval-iSSI20R02HTS | Solid-state relay featuring over-temperature protection (PTC), dynamic miller clamping and standard turn-on with 100 V, 3.5 m $\Omega$ MOSFETs in source-to-source configuration | | CoolMOS™ S7<br>discrete MOSFETs | IPT60R065S7 /<br>IPT60T065S7 | 600 V, 65 m $\Omega$ MOSFET in TO-leadless (HSOF-8) / incl. integrated temperature sensor | | with and without integrated temperature | IPT60R040S7 /<br>IPT60T040S7 | 600 V, 40 m $\Omega$ MOSFET in TO-leadless (HSOF-8) / incl. integrated temperature sensor | | sensor | IPT60R022S7 /<br>IPT60T022S7 | 600 V, 22 m $\Omega$ MOSFET in TO-leadless (HSOF-8) / incl. integrated temperature sensor | | | IPQC60R022S7 /<br>IPQC60T022S7 | 600 V, 22 m $\Omega$ MOSFET in QDPAK bottom-side cooled package (HDSOP) / incl. integrated temperature sensor | | | IPQC60R017S7 /<br>IPQC60T017S7 | 600 V, 17 m $\Omega$ MOSFET in QDPAK bottom-side cooled package (HDSOP) / incl. integrated temperature sensor | | | IPQC60R010S7 /<br>IPQC60T010S7 | 600 V, 10 m $\Omega$ MOSFET in QDPAK bottom-side cooled package (HDSOP) / incl. integrated temperature sensor | | | IPDQ60R010S7 /<br>IPDQ60T010S7 | $600\text{V},10\text{m}\Omega$ MOSFET in QDPAK top-side cooled package (HDSOP) / incl. integrated temperature sensor | | | IPDQ60R017S7 /<br>IPDQ60T017S7 | $600\text{V},17\text{m}\Omega$ MOSFET in QDPAK top-side cooled package (HDSOP) / incl. integrated temperature sensor | | | IPDQ60R022S7 /<br>IPDQ60T022S7 | $600\text{V}, 22\text{m}\Omega$ MOSFET in QDPAK top-side cooled package (HDSOP) / incl. integrated temperature sensor | | | IPDQ60R040S7 | 600 V, 40 m $\Omega$ MOSFET in QDPAK top-side cooled package (HDSOP) | | | IPDQ60R065S7 | 600 V, 65 mΩ MOSFET in QDPAK top-side cooled package (HDSOP) | ### **Datasheet** | Product group | Product name | Description | |---------------------------------------------|----------------|----------------------------------------------------------| | OptiMOS™ Linear<br>FET, discrete<br>MOSFETs | IPT008N06NM5LF | 60 V, 0.8 m $\Omega$ MOSFET in TO-leadless (HSOF-8) | | | IPT013N08NM5LF | 80 V, 1.3 m $\Omega$ MOSFET in TO-leadless (HSOF-8) | | | IPB017N10N5LF | 100 V, 1.7 m $\Omega$ MOSFET in D2PAK 7pin (TO-263 7pin) | | | IPB020N10N5LF | 100 V, 2.0 m $\Omega$ MOSFET in D2PAK 7pin (TO-263 7pin) | | | IPB033N10N5LF | 100 V, 3.3 m $\Omega$ MOSFET in D2PAK (PG-TO263-3) | | | IPB048N15N5LF | 150 V, 4.8 m $\Omega$ MOSFET in D2PAK (PG-TO263-3) | | | IPB083N15N5LF | 150 V, 8.3 m $\Omega$ MOSFET in D2PAK (PG-TO263-3) | | | IPB110N20N3LF | 200 V, 11 mΩ MOSFET in D2PAK (PG-TO263-3) | 9 Package dimensions ### 9 Package dimensions ### 9.1 Package outline Figure 27 PG-DSO-8-66 #### **Datasheet** 9 Package dimensions Figure 28 PG-DSO-16-33 # ${\tt iSSI20R0xH, iSSI20R11H\ and\ iSSI30R1xH\ }$ ### **Datasheet** Revision history # **Revision history** | Document version | Date of release | Description of changes | |------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | v1.00 | 2024-01-29 | Initial release | | v1.10 | 2024-08-28 | <ul> <li>Short circuit output current value for iSSI20R02H and iSSI20R03H update</li> <li>Certification information update (UL certification)</li> <li>Term "iSSI" replace with "Infineon SSI"</li> <li>Timing diagrams update</li> </ul> | | v1.11 | 2025-04-01 | <ul> <li>Description update</li> <li>Timing diagram update</li> <li>Clarification of test conditions and output voltage update</li> <li>Pin description update</li> <li>Added note to parameter C<sub>TS,ext</sub></li> <li>Fig. 19 update</li> </ul> | #### **Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2025-04-16 Published by Infineon Technologies AG 81726 Munich, Germany © 2025 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? ${\bf Email: erratum@infineon.com}$ Document reference IFX-tpr1651059224683 #### Important notice The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Warnings Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.