#### RAA2S4252B Automotive Sensor Signal Conditioner with Analog Output #### **Description** The RAA2S4252B is a member of Renesas' family of CMOS integrated circuits for highly accurate amplification and sensor-specific correction of differential bridge sensor signals. Featuring a maximum analog pre-amplification of 900 with analog sensor offset correction (XSOC), the RAA2S4252B is adjustable to nearly all resistive bridges. Conditioning calculation is accomplished via a 16-bit RISC microcontroller. Calibration coefficients and configuration data are stored in the nonvolatile memory (NVM), which is reliable in automotive applications. Measured values are provided via a ratio-metric analog output signal. End-of-line calibration is also supported through this output pin via a One-Wire Interface (OWI). Digital calibration helps keep assembly cost low as no trimming by external devices or lasers is needed. The RAA2S4252B is optimized for harsh automotive environments by over-voltage and reverse polarity protection circuitry, excellent electromagnetic compatibility, and multiple diagnostic features. ### **Typical Applications** - Pressure sensing in hydraulic and pneumatic systems - HVAC pressure measurement - Differential and single ended bridge sensor readout ## **Available Support** - Evaluation Kit - Application Notes - Calculation Tools #### **Features** - Differential bridge sensor input with selectable onchip or external PN-junction temperature sensor - 0.5mV/V to 800mV/V sensor span with 13 to 18bit resolution; supported sensor offset/span ratio of 10 - Digital compensation for offset, gain, and higher order nonlinearity as well as for temperature coefficients of measured bridge sensor input signal - Accuracy: 1%FS at -40°C to 150°C - Output update rate of 100µs in fastest mode; comparable analog bandwidth in 3kHz region - Higher order digital LPF with cut-off frequency of 10Hz to 1000Hz, and configurable transfer characteristic - One-pass, end-of-line calibration algorithm minimizes production costs: fast in calibration. Statistical based temperature calibration point minimization is supported. - Minimum amount of external components enables design of sensor modules with best-in-class form factor - Qualified according to AEC-Q100 Grade 0; operating temperature range: -40°C to 150°C ### **Physical Characteristics** - Operation supply: 4.5V to 5.5V - Protection up to ±40V; robust in automotive - Output resolution: 12-bit analog output; signed 16bit readout for raw data acquisition - Package: 8-SOIC (4.9mm x 3.9mm; wettable flanks) #### RAA2S4252B Basic Circuit ## **Contents** | 1. | Pin Assignments4 | | | | | | | | | |-----|------------------|--------------------------------------------------------------|----|--|--|--|--|--|--| | 2. | Pin D | Descriptions | 4 | | | | | | | | 3. | Abso | olute Maximum Ratings | 4 | | | | | | | | 4. | Oper | rating Conditions | 5 | | | | | | | | 5. | Elect | trical Parameters | 6 | | | | | | | | 6. | | face Characteristics and Non-volatile Memory | | | | | | | | | 7. | | uit Description | | | | | | | | | ۲. | 7.1 | General Operation Description | | | | | | | | | | 7.2 | Signal Path | | | | | | | | | | 7.3 | Signal Measurement | | | | | | | | | | | 7.3.1. Full Bridge Sensor Measurement | | | | | | | | | | | 7.3.2. Temperature Measurements | | | | | | | | | | | 7.3.3. Measurement Cycle | | | | | | | | | | 7.4 | Analog Front-End | | | | | | | | | | | 7.4.1. Overview | | | | | | | | | | | 7.4.2. SCM | | | | | | | | | | | 7.4.3. Input Multiplexer | | | | | | | | | | | 7.4.4. Programmable Gain Amplifier | | | | | | | | | | | 7.4.5. Compensation of Large Sensor Offsets | | | | | | | | | | | 7.4.6. Analog-to-Digital Converter | | | | | | | | | | 7.5 | Bridge Sensor Signal Conditioning | | | | | | | | | | 7.6 | Output Modes | | | | | | | | | | 7.7 | Digital One-Wire Interface | 14 | | | | | | | | | 7.8 | NVM | | | | | | | | | | 7.9 | Over-Voltage, Reverse-Polarity, and Short-Circuit Protection | | | | | | | | | 8. | Fault | t-Safe Operation | 16 | | | | | | | | | 8.1 | Overview | 16 | | | | | | | | | 8.2 | Fault Messaging | 16 | | | | | | | | | 8.3 | Fault Checks | 16 | | | | | | | | 9. | Appli | ication Circuit and External Components | 17 | | | | | | | | 10. | ESD | Protection and EMC Specification | 18 | | | | | | | | | | ESD Protection | | | | | | | | | | 10.2 | Latch-Up Immunity | 18 | | | | | | | | | 10.3 | Electromagnetic Emission | 18 | | | | | | | | | 10.4 | Conducted Susceptibility | 18 | | | | | | | | 11. | Relia | ability and RoHS Conformity | 19 | | | | | | | | 12. | Pack | age Outline Drawings | 19 | | | | | | | | 13. | Mark | king Diagram | 19 | | | | | | | | | | ering Information | | | | | | | | | | | sary | | | | | | | | | | | • | | | | | | | | | 16. Revision History | 20 | |-----------------------------------------------------------------------------------------------|----| | Figures | | | Figure 1. Pin Assignments for 4.9mm × 3.9mm 8-SOIC – Top View | 4 | | Figure 2. RAA2S4252B Block Diagram | 10 | | Figure 3. Main Signal Path | 11 | | Figure 4. Application Circuit Example of a Pressure and Temperature Sensor with Analog Output | 17 | | Tables | | | Table 1. Pin Description | 4 | | Table 2. Absolute Maximum Ratings | | | Table 3. Operating Conditions | 5 | | Table 4. Electrical Parameters | 6 | | Table 5. Interface Characteristics and Non-volatile Memory | 9 | | Table 6. Adjustable PGA Gains and Resulting Sensor Signal Spans | 12 | | Table 7. Protection Features | 15 | | Table 8. Fault Checks | 16 | | Table 9. Dimensioning of External Components for the Application Example | | | Table 10. Conducted Susceptibility (DPI) Tests | 18 | ## 1. Pin Assignments The RAA2S4252B is available in an 8-SOIC (4.9mm x 3.9mm) RoHS-conformant package. Figure 1. Pin Assignments for 4.9mm × 3.9mm 8-SOIC - Top View ## 2. Pin Descriptions 8-SOIC Pin # Pin Name Description Type BRP Positive bridge sensor input Analog 2 BRN Negative bridge sensor input Analog 3 TS1 Analog External temperature sensor input 1 4 VDDA Internal supply and positive bridge supply voltage Supply 5 **VSSA** Ground Internal ground and negative bridge supply voltage **VDDE** 6 Supply External supply **VSSE** 7 External ground Analog 8 AOUT Analog output and One-Wire Interface (OWI) input/output Analog **Table 1. Pin Description** # 3. Absolute Maximum Ratings The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the RAA2S4252B at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions might affect device reliability. In addition, extended exposure to stresses above the operating conditions given in section 4 might affect device reliability. See section 7.9 for information about over-voltage protection, reverse-polarity, and short-circuit protection. | | | | <u> </u> | | | | |-------------|---------------------------|------------------|-----------------------------------------------------------------------------------------------------------------|------|-----|------| | Requirement | Requirement Parameter | | Conditions | Min | Max | Unit | | DS_001 | Supply voltage | $V_{DDE\_MAX}$ | $V_{DDE} = V_{VDDE} - V_{VSSE}$ | -40 | 40 | V | | DS_002 | Voltage at AOUT pin | $V_{AOUT\_MAX}$ | To VSSE | -40 | 40 | V | | DS_003 | Pin voltage difference | $V_{PIN\_MAX}$ | Voltage between any two of these pins: VDDE, AOUT and VSSE | -40 | 40 | V | | DS_004 | Analog supply voltage | $V_{DDA\_MAX}$ | V <sub>DDA</sub> = V <sub>VDDA</sub> - V <sub>VSSA</sub> ; on-chip controlled voltage; do not supply externally | -0.3 | 6.0 | V | | DS_005 | Voltage at all other pins | V <sub>PIN</sub> | Maximum voltage is V <sub>VDDA</sub> + 0.3V | -0.3 | 6.0 | V | | DS_006 | Junction temperature | TJ | | -40 | 160 | °C | | DS_007 | Storage temperature | T <sub>STG</sub> | Time < 1000 hours | -55 | 165 | °C | **Table 2. Absolute Maximum Ratings** ### 4. Operating Conditions The operation conditions in Table 3 specify the conditions that the application circuit must provide to the device in operation for proper function. Unless otherwise stated, the parameter limits in this section are applied as test conditions for the electrical parameters specified in sections 5. **Table 3. Operating Conditions** | Requirement | Parameter | Symbol | mbol Conditions | | Тур | Max | Unit | |-------------|--------------------------------------|-------------------------------------------------------|----------------------------------------------|-----|-----|-----|------| | DS_050 | Supply voltage | $V_{DDE}$ | $V_{DDE} = V_{VDDE} - V_{VSSE}$ | 4.5 | 5 | 5.5 | V | | DS_051 | Ambient temperature [3] [7][8] | T <sub>AMB_TQE</sub> Extended Temperature Range (TQE) | | -40 | | 150 | °C | | | | $T_{AMB\_TQA}$ | Advanced-Performance Temperature Range (TQA) | -40 | | 125 | °C | | | Thermal resistance SOIC8 [1] [4] [5] | R <sub>th_SOIC8</sub> | According to JESD 51 | | 93 | | K/W | | DS_052 | Bridge resistance [1] [2] [6] | R <sub>BR</sub> | Output range 5% to 95% | 2 | | 15 | kΩ | | | | R <sub>BR_10-90</sub> | Output range 10% to 90% | 1 | | 15 | kΩ | <sup>[1]</sup> No measurement in mass production; parameter is guaranteed by design and/or quality observation. <sup>[2]</sup> $R_{BR}$ up to $22k\Omega$ is allowed but may result in higher noise <sup>[3]</sup> Temperature stress over lifetime is restricted to temperature profiles that are equivalent to the HTOL qualification described in section 11. <sup>[4]</sup> Assuming application conditions according to test board design as per JESD51-7 and natural convection test conditions as per JESD51-2. <sup>[5]</sup> Package-related parameter. <sup>[6]</sup> Symmetric behavior and identical electrical properties (including the low-pass characteristic) of the differential bridge sensor inputs are required. Unsymmetrical conditions of the sensor and/or external components connected to the sensor input pins can generate a failure in signal operation. <sup>[7]</sup> Definition of ambient temperature according to JESD 402-1. <sup>[8]</sup> The end user of RAA2S4252B determines the exact worst case condition of the junction temperature in the field of operation. It is recommended to perform a thermal simulation of the module integrating the RAA2S4252B if the effective context of use is significantly different than the ones stated in this datasheet. ### 5. Electrical Parameters All parameter values are valid under the operating conditions specified in section 4 (unless otherwise stated). This means that all parameters are valid for the ambient temperature range $T_{AMB\_TQE}$ (DS\_051) and for the supply voltage range $V_{DDE}$ (DS\_050). Unless otherwise defined, the parameters are related to the device itself. All internal voltages are referenced to VSSA. The following parameters are specified based on a RAA2S4252B main channel configuration setup using a PGA gain of 200 and assuming a resulting ADC input range usage of ≥ 50%FS. Further preconditions are an ADC resolution of 14 bits, a 2-step A/D conversion scheme using an MSB-to-LSB ratio of 8/6 bit, and an ADC clock frequency of nominal 1MHz (first step) / 2MHz (second step). **Table 4. Electrical Parameters** Note: See important table notes at the end of the table. | Requirement | Parameter | Symbol | Descriptions/Conditions | Min | Тур | Max | Unit | |---------------|----------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|---------------------------| | | Supply ( | Current and Sy | stem Operation Conditions | | | | | | DS_100 | Supply current [1] | I <sub>S</sub> | Oscillator adjusted fosc=8MHz | | 5 | 7 | mA | | DS_102 | Oscillator frequency | f <sub>OSC</sub> | Calibrated, adjusted to 8MHz, recommended | 7.2 | 8.0 | 8.8 | MHz | | DS_104 | Bridge sensor supply voltage | V <sub>SENS</sub> | V <sub>SENS</sub> = V <sub>TOP</sub> - V <sub>BOT</sub> where: V <sub>TOP</sub> : voltage at internal TOP pin V <sub>BOT</sub> : voltage at internal BOT pin TOP and BOT are internally connected to VDDA and VSSA. | 0.9 | | 1 | $V_{DDA}$ | | Informational | Analog supply voltage | V <sub>DDA</sub> | Do not supply $V_{DDA}$ externally. Note: $V_{DDA}$ is limited if $V_{DDE}$ exceeds the threshold of $V_{OV\_LIM\_TH}$ | 0.925 | | | $V_{DDE}$ | | | | Analog Front- | End Characteristics | | | • | • | | DS_120 | Differential input span | $V_{IN\_SPAN}$ | Analog gain: 1…912 | 0.5 | | 800 | mV/V | | DS_121 | Differential input offset cancellation range | V <sub>IN_OFFS_XSOC</sub> | Including Extended Sensor Offset<br>Compensation (XSOC);<br>Depends on gain adjust; see<br>section 7.4.5. | -1000 | | 1000 | %<br>V <sub>IN_SPAN</sub> | | DS_122 | Input voltage range | V <sub>IN_RNG1</sub> | Analog gain = 1; corresponds to $V_{ADC\_IN}$ | 0.05 | | 0.95 | V <sub>SENS</sub> | | DS_123 | | V <sub>IN_RNG2</sub> | Analog gain = 3 to 912 | 0.3 | | 0.65 | V <sub>SENS</sub> | | DS_124 | Time constant at input pins [2] | LTC | Capacitance either between pins BRP, BRN to VSSA or between BRP and BRN Calculation: $C_{IN} \le LTC / (7 \times RBR)$<br>Time constant can be extended by configuration. | | | 75 | μs | | | | A/D ( | Conversion | | | | | | | | Refer to | section 7.4.6. | | | | | | DS_130 | ADC resolution [2] | r <sub>ADC</sub> | | 12 | | 18 | Bit | | DS_131 | ADC input range [2] | V <sub>ADC_IN</sub> | | 0.05 | | 0.95 | V <sub>SENS</sub> | | DS_132 | DNL [2] | DNL <sub>ADC</sub> | Best fit; overall AFE;<br>V <sub>ADC_IN</sub> according to DS_131 | | | 0.95 | LSB | | DS_133 | INL | INL <sub>ADC_TQA</sub> | Best fit, temperature range TQA | | | 5 | LSB <sub>14</sub> | | DS_134 | 1 | INL <sub>ADC_TQE</sub> | Best fit, temperature range TQE | | | 8 | LSB <sub>14</sub> | | | | Temperatu | re Measurement | | | • | - | | | | Refer to | section 7.3.2. | | | | | | Requirement | Parameter | Symbol | Descriptions/Conditions | Min | Тур | Max | Unit | |---------------|----------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------------| | Informational | On-chip PTAT measurement range [2] | OPR <sub>TS</sub> | Important: This range exceeds operating conditions for junction temperature T <sub>J_ABS</sub> . | -60 | | 200 | °C | | DS_140 | On-chip PTAT measurement sensitivity | ST <sub>TSI</sub> | | 20 | | | LSB<br>/K | | DS_141 | External temperature diode gain | $A_{TSE\_D}$ | | 25 | | | LSB<br>/mV | | DS_142 | External temperature diode bias current | I <sub>TSE_D</sub> | Selectable nominal values:<br>20μA and 100μA | 10 | | 150 | μА | | DS_143 | External temperature diode input range [2] | $V_{TSE\_D}$ | Related to VDDA | -1 | | -0.2 | V | | | I | Bridge Senso | or Diagnostic Tasks | | | | | | DS_151 | Sensor connection loss<br>detection threshold [2] | R <sub>SCC</sub> | Covered by fault check BRSC2.<br>Threshold can be adjusted. | 40 | | 1000 | kΩ | | DS_152 | Sensor short detection threshold [2] | R <sub>SSC</sub> | Covered by fault check BRSC.<br>Threshold can be adjusted. | 50 | | 1000 | Ω | | | D/ | AC and Analo | og Output (Pin AOUT) | | | | | | DS_160 | Analog Output Range | AOUT <sub>RNG</sub> | $R_{LOAD} \ge 2k\Omega$ | 5 | | 95 | %VDDE | | | | | $R_{LOAD} \ge 1k\Omega$ | 10 | | 90 | | | DS_161 | DAC resolution [2] | r <sub>DAC</sub> | Analog output | | 12 | | Bit | | DS_162 | Output current sink/source | I <sub>OUT_</sub> | V <sub>AOUT</sub> : 5-95%, R <sub>LOAD</sub> ≥ 2kΩ | | | 2.75 | mA | | DS_163 | | SRC/SINK | V <sub>AOUT</sub> : 10-90%, R <sub>LOAD</sub> ≥ 1kΩ | | | 5.5 | mA | | DS_164 | Absolute output current driving capability [2] [3] | I <sub>OUT_LIM</sub> | | 6 | | | mA | | DS_165 | Absolute short-circuit current [3] | I <sub>OUT_SHRT</sub> | AOUT short to VSSE or VDDE with maximum output current limit adjustment | | | 25 | mA | | DS_170 | Output slew rate [2] | SR <sub>OUT</sub> | C <sub>LOAD</sub> < 50nF | 0.1 | | | V/µs | | DS_171 | Output resistance in Diagnostic Mode [2] | R <sub>OUT_DIA</sub> | Diagnostic Range:<br>$< 4\%V_{DDE}$ OR $> 96\%V_{DDE}$ for<br>$R_{LOAD} \ge 2k\Omega$<br>$< 8\%V_{DDE}$ OR $> 92\%V_{DDE}$ for<br>$R_{LOAD} \ge 1k\Omega$ | | | 80 | Ω | | DS_172 | DNL | DNL <sub>OUT</sub> | r <sub>DAC</sub> =12bit (in Analog Output<br>Range AOUT <sub>RNG</sub> ) | | | 0.99 | LSB | | DS_173 | INL @ TQA [2] | INL <sub>OUT</sub> | Best fit, r <sub>DAC</sub> = 12bit (in Analog<br>Output Range AOUT <sub>RNG</sub> ) | | | 5 | LSB | | DS_174 | INL @ TQE | INL <sub>OUT</sub> | Best fit, r <sub>DAC</sub> = 12bit (in Analog<br>Output Range AOUT <sub>RNG</sub> ) | | | 8 | LSB | | DS_175 | Absolute AOUT leakage current in TQA [2] | l <sub>OutLeak_TQA</sub> | At ground loss with R <sub>LOAD</sub> connected to VSSE. At power loss with R <sub>LOAD</sub> connected to VDDE. | | 15 | μА | | | DS_176 | Absolute AOUT leakage current in TQE | I <sub>LEAK</sub> _<br>OUT_GND_TQE | At ground loss with R <sub>LOAD</sub> connected to VSSE. At power loss with R <sub>LOAD</sub> connected to VDDE. | | | 20 | μA | | | | Syste | m Response | | | | | | DS_180 | Startup time [2] | t <sub>STARTUP</sub> | Time to first valid output after power-on; V <sub>DDE</sub> slew rate > 0.1V/µs | | | 5 | ms | | DS_181 | Output update rate [2] | OUR | depends on configuration | | 1.25 | 10 | kHz | | DS_182 | Bandwidth [2] | BW | 66% step response | | | 3 | kHz | | Requirement | Parameter | Symbol | Descriptions/Conditions | Min | Тур | Max | Unit | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|-------| | DS_184 | Failure messaging time [2] | FMT | Time between occurrence of a failure event and reporting on analog output assuming one failure confirmation, main-to-auxiliary measurement ratio equal to one. Depends on configuration | | | 20 | ms | | | | FMT_FOUR | As described above plus FOUR option. Depends on configuration. | | | 5 | ms | | DS_185 | Analog output noise peak-to-peak [2] | $V_{NOISE,PP}$ | DAC and output buffer only;<br>bandwidth ≤ 10kHz | | | 10 | mV | | DS_186 | Analog output noise<br>RMS [2] | V <sub>NOISE,RMS</sub> | DAC and output buffer only;<br>bandwidth ≤ 10kHz | | | 3 | mV | | DS_187 | Ratiometricity error [2] | RE <sub>OUT_0.5</sub> | Maximum error (@ $V_{DDE} = 5V +/-0.5V$ ) | -1000 | | 1000 | ppm | | DS_188 | Ratiometricity error [2] | RE <sub>OUT_0.25</sub> | Maximum error (@ $V_{DDE} = 5V +/-0.25V$ ) | -500 | | 500 | ppm | | DS_189 | Overall failure bridge sensor<br>measurement; deviation from<br>ideal line including INL, gain,<br>offset, and temperature impacts<br>[2] [4] | $F_{ALL}$ | Temperature range TQA Temperature range TQE | | | 1.0 | % FSO | | | | Power | Management | | | | ı | | DS_210 | Power-on threshold | $V_{PWR\_ON}$ | | 3.3 | | 3.9 | V | | DS_211 | Power-off threshold | $V_{PWR\_OFF}$ | | 3.0 | | 3.6 | V | | DS_212 | Power-on reset hysteresis [2] | V <sub>POR_HYST</sub> | | | 0.4 | | V | | DS_213 | Over-voltage switch-off threshold [2] | V <sub>OV_DISC</sub> | | 8 | | 15 | V | | DS_214 | Over-voltage switch-off delay [2] | t <sub>OV_DISC</sub> | | | | 10 | ms | | DS_215 | Over-voltage limitation threshold | V <sub>OV_LIM_TH</sub> | Limitation threshold of internal supply voltage in case of overvoltage | 5.55 | 5.8 | 6.0 | V | | DS_216 | Over-voltage power consumption [1] [2] | P <sub>ov</sub> | 5.5V < V <sub>DDE</sub> < 40V | | | 250 | mW | <sup>[1]</sup> Excluding bridge supply current and excluding output current at AOUT pin. <sup>[2]</sup> No measurement in mass production; parameter is guaranteed by design and/or quality observation. <sup>[3]</sup> Analog output current limitation is adjustable between 7mA and 20mA. Full-scale output (FSO). No sensor-caused effects included in overall error. ADC input range from 10% to 90% of V<sub>SENS</sub>; DAC from 5% to 95% of output range. # 6. Interface Characteristics and Non-volatile Memory Table 5. Interface Characteristics and Non-volatile Memory | Requirement | Parameter | Symbol | Descriptions/Conditions | Min | Тур | Max | Unit | |-------------|-------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|-----|----------|-----------| | | Ž | ZACwire™ One- | -Wire Interface (OWI) | | l | <u> </u> | | | DS_220 | Start window [1] | $t_{OWI\_STARTWIN}$ $V_{DDE}$ slew rate > 0.1V/µs 100 | | 225 | 350 | ms | | | DS_221 | Communication start time [1] | t <sub>COMM_</sub> STRT | V <sub>DDE</sub> slew rate > 0.1V/μs;<br>time to be ready for<br>communication after<br>power-on | 4 | | | ms | | DS_222 | Bit time [1] | t <sub>OWI_BIT_NL</sub> | No output load | 0.02 | | 4 | ms | | | | t <sub>OWI_BIT</sub> | $10nF \le C_{LOAD} \le 100nF$ | 1 | | 4 | ms | | DS_223 | OWI voltage level HIGH [1] | V <sub>OWI_IN_H</sub> | Master to slave | 0.8 | | | $V_{DDE}$ | | DS_224 | OWI voltage level LOW [1] | V <sub>OWI_IN_L</sub> | Master to slave | | | 0.2 | $V_{DDE}$ | | DS_225 | Slave output level LOW [1] | V <sub>OWI_OUT_L</sub> | Open drain, I <sub>OL</sub> ≤ 2mA | | | 0.1 | $V_{DDE}$ | | | | Non-volatile | e Memory (NVM) | | | | | | DS_230 | Ambient temperature for NVM programming [1] [2] | T <sub>AMB_NVM</sub> | | -40 | | 150 | °C | | DS_231 | Re-write cycles [a] | N <sub>NVM</sub> | | 100 | | | cycle | | DS_233 | Data retention [1] | t <sub>NVM_RET</sub> | Operation conditions over lifetime must comply with the temperature profile [3] | 15 | | | а | | DS_234 | Programming time [1] | t <sub>NVM_WRI</sub> | Per programmed data word | | 3 | 6 | ms | <sup>[1]</sup> No measurement in mass production; parameter is guaranteed by design and/or quality observation. <sup>[2]</sup> Consider additional package and temperature range restrictions. <sup>[3]</sup> Over lifetime and valid for the dice. Note that package can cause additional restrictions. ### 7. Circuit Description ### 7.1 General Operation Description The RAA2S4252B is a sensor signal conditioner (SSC) for highly accurate amplification and sensor-specific correction of resistive bridge sensors. Digital compensation of sensor offset, sensitivity, temperature drift, and non-linearity is accomplished via an internal 16-bit RISC microcontroller running a ROM based correction algorithm with calibration coefficients stored in an NVM. The RAA2S4252B is adjustable to nearly all resistive sensor element types. Measured values are provided at the analog voltage output. The digital one-wire interface (OWI) can be used for a simple PC-controlled calibration procedure in order to program a set of calibration coefficients into an on-chip NVM. The specific sensor element and the RAA2S4252B can be quickly calibrated together. The RAA2S4252B and the calibration equipment communicate digitally, so the noise sensitivity is greatly reduced. Digital calibration helps keep assembly cost low as no trimming by external devices or lasers is needed. The RAA2S4252B is optimized for automotive environments by over-voltage and reverse-polarity protection circuitry, excellent electromagnetic compatibility, full automotive temperature range, and multiple diagnostic features. Figure 2 provides a block diagram of the RAA2S4252B. Refer to section 15 for definitions of abbreviations. Figure 2. RAA2S4252B Block Diagram ### 7.2 Signal Path The RAA2S4252B signal path consists of the analog front-end (AFE), the digital signal processing unit, and the analog output stage. In addition, this is supported by a serial digital one-wire interface (ZACwire™) for calibration purposes. The resistive bridge sensor signal is input via the BRP and BRN and is handled as a fully differential signal. Both signal lines have a dynamic range symmetrical to the common mode potential (analog ground; equal to V<sub>DDA</sub>/2) in order to process both positive and negative differential input signals. These differential signals are pre- amplified by the programmable gain amplifier (PGA) and are converted to digital values by the A/D converter (ADC). A multiplexer (MUX) selects and transmits the signals from either the bridge sensor or the selected temperature sensor to the analog-to-digital converter (ADC) in a defined sequence. The temperature sensor can either be an external diode or an on-chip proportional-to-absolute-temperature (PTAT) source selected by NVM configuration. The digital signal correction is processed in the calibration microcontroller (CMC) using ROM-resident correction formulas and sensor-specific coefficients stored in the NVM. The configuration data and the conditioning coefficients are programmed into the NVM during the calibration process by digital one-wire communication via the AOUT pin. During the calibration process, raw measurement values can be requested via the digital interfaces. Figure 3. Main Signal Path ### 7.3 Signal Measurement #### 7.3.1. Full Bridge Sensor Measurement The RAA2S4252B measures a differential bridge sensor element signal (BRP to BRN). The signal path is ratiometric and fully differential. The ratiometric reference voltage $V_{REF}$ is equal to $(V_{TOP} - V_{BOT})$ . $V_{TOP}$ equals to $V_{DDA}$ and VBOT equals to $V_{SSA}$ since both voltage references are shorted internally. #### 7.3.2. Temperature Measurements The RAA2S4252B supports different methods for acquiring temperature data needed for the conditioning of the sensor signal: - An on-chip PTAT sensor. - An external PN-junction temperature sensor connected to the TS1 pin and referenced to the sensor top potential (VDDA pin). #### 7.3.3. Measurement Cycle The measurement cycle is the sequence of measurements processed during the Normal Operation Mode (NOM). It delivers the raw measurement results from all connected sensor elements and from the supervision functions. The measurements are processed sequentially, all using the same ADC to convert the analog input voltages to a digital value. #### 7.4 **Analog Front-End** #### 7.4.1. Overview The analog front-end (AFE) consists of the multiplexer (MUX), the programmable gain amplifier (PGA), and the analog-to-digital converter (ADC). The internal offset of the analog front-end is eliminated by an auto-zero compensation. #### 7.4.2. **SCM** The sensor check module (SCM) implements the self-diagnostic features for the analog front-end. The SCM provides the sensor connection checks (short and open circuit) as well as several other diagnostic functions. #### 7.4.3. **Input Multiplexer** The input multiplexer (MUX) selects one of the various inputs and connects it to the signal path utilizing a single ADC. It allows a very flexible signal routing between the connected sensor and the RAA2S4252B. #### 7.4.4. **Programmable Gain Amplifier** The sensor signal can be amplified by the on-chip programmable amplifier (PGA) using a gain between 2 and 200. Alternatively, the PGA can be bypassed and the sensor signal is applied directly to the ADC. The gain is adjustable for every single bridge sensor measurement task individually in order to provide an ADC input signal span of greater than 50% FS. Table 6 shows the adjustable gains of the PGA, the corresponding signal spans, and the common mode range limits. **Select Value PGA Gain** Sensor Span **PGA Gain with XSOC** Sensor Span with XSOC **PgaGainSel a**PGA V<sub>IN SPAN</sub> [mV/V] **a**PGA XSOC V<sub>IN SPAN XSOC</sub> [mV/V] 0 1.0 1000.0 n.a. n.a. 338.7 1 3.0 24.00 41.667 35.088 2 3.5 285.2 28.50 3 4.2 237.1 34.29 29.167 4 5.0 199.7 40.71 24.561 5 169.4 48.00 20.833 5.9 17.544 6 7.0 142.6 57.00 7 8.4 118.5 68.57 14.583 12.281 8 10.0 99.8 81.43 9 11.8 84.7 96.00 10.417 8.772 10 14.0 71.3 114.00 7.292 11 16.9 59.3 137.14 12 20.0 49.9 162.86 6.140 23.6 42.3 192.00 5.208 13 14 28.0 35.7 228.00 4.386 15 33.7 29.6 274.29 3.646 16 40.1 25.0 325.71 3.070 17 47.2 21.2 384.00 2.604 56.1 456.00 2.193 18 17.8 19 67.5 14.8 548.57 1.823 20 80.1 12.5 651.43 1.535 Table 6. Adjustable PGA Gains and Resulting Sensor Signal Spans 94.5 112.2 137.1 162.9 21 22 23 24 1.302 1.096 n.a. n.a. 768.00 912.00 n.a. n.a. 10.6 8.9 7.3 6.1 | Select Value<br>PgaGainSel | PGA Gain<br>a <sub>PGA</sub> | Sensor Span<br>V <sub>IN_SPAN</sub> [mV/V] | PGA Gain with XSOC<br>apga_xsoc | Sensor Span with XSOC<br>V <sub>IN_SPAN_XSOC</sub> [mV/V] | |----------------------------|------------------------------|--------------------------------------------|---------------------------------|-----------------------------------------------------------| | 25 | 192.0 | 5.2 | n.a. | n.a. | | 26 | 228.0 | 4.4 | n.a. | n.a. | | 27 | 274.3 | 3.6 | n.a. | n.a. | | 28 | 325.7 | 3.1 | n.a. | n.a. | | 29 | 384.0 | 2.6 | n.a. | n.a. | | 30 | 456.0 | 2.2 | n.a. | n.a. | | 31 | 548.6 | 1.8 | n.a. | n.a. | Recommendation: To achieve the best stability and linearity performance of the AFE, operate the PGA in a differential output voltage range within 10% to 90% of the ratiometric reference voltage VREF = VSENS = (VTOP - VBOT). VTOP equals to VDDA and VBOT equals to VSSA since both voltage references are shorted internally. The gain must be selected to guarantee this constraint for the entire operating temperature range of the application and for the specified sensor bridge tolerances. #### 7.4.5. **Compensation of Large Sensor Offsets** The RAA2S4252B supports both analog and digital sensor offset compensation: - Analog sensor offset compensation (XSOC): supports the compensation of large sensor offset values up to 10 times higher than the span. An offset compensation voltage is added before analog amplification as otherwise the sensor signal would overdrive the analog frontend. XSOC is adjustable with 64 steps for every polarity. - Digital sensor offset compensation (digital zooming): processed as part of the digital signal conditioning by the DSP unit. It is applicable for large sensor offsets up to three times higher than the span. It generates a loss of resolution of up to 3 bit and therefore requires measurement of the sensor signal with higher resolution. Table 2: Extended Sensor Offset Compensation (XSOC) Adjustments Concer Coop Input Deleted VCCC Value | Select Value PgaGainSel | PGA Gain Sensor Sp apga_xsoc Vin_span_xs | | • | d XSOC Value<br>V/V] | • | sable Sensor Offset<br>BR=5000mV | |-------------------------|-------------------------------------------|--------|----------|----------------------|----------|----------------------------------| | | | [mV/V] | Min/Step | Maximum | Min/Step | Maximum | | 0 | n.a. | n.a. | n.a. | n.a. | n.a. | n.a. | | 1 | 24.00 | 41.667 | 0.0078 | 0.4922 | 39.1 | 2460.9 | | 2 | 28.50 | 35.088 | 0.0078 | 0.4922 | 39.1 | 2460.9 | | 3 | 34.29 | 29.167 | 0.0055 | 0.3445 | 27.3 | 1722.7 | | 4 | 40.71 | 24.561 | 0.0055 | 0.3445 | 27.3 | 1722.7 | | 5 | 48.00 | 20.833 | 0.0039 | 0.2461 | 19.5 | 1230.5 | | 6 | 57.00 | 17.544 | 0.0039 | 0.2461 | 19.5 | 1230.5 | | 7 | 68.57 | 14.583 | 0.0027 | 0.1723 | 13.7 | 861.3 | | 8 | 81.43 | 12.281 | 0.0027 | 0.1723 | 13.7 | 861.3 | | 9 | 96.00 | 10.417 | 0.0020 | 0.1230 | 9.8 | 615.2 | | 10 | 114.00 | 8.772 | 0.0020 | 0.1230 | 9.8 | 615.2 | | 11 | 137.14 | 7.292 | 0.0014 | 0.0861 | 6.8 | 430.7 | | 12 | 162.86 | 6.140 | 0.0014 | 0.0861 | 6.8 | 430.7 | | 13 | 192.00 | 5.208 | 0.0010 | 0.0615 | 4.9 | 307.6 | | 14 | 228.00 | 4.386 | 0.0010 | 0.0615 | 4.9 | 307.6 | | 15 | 274.29 | 3.646 | 0.0007 | 0.0431 | 3.4 | 215.3 | | 16 | 325.71 | 3.070 | 0.0007 | 0.0431 | 3.4 | 215.3 | | 17 | 384.00 | 2.604 | 0.0005 | 0.0308 | 2.4 | 153.8 | | 18 | 456.00 | 2.193 | 0.0005 | 0.0308 | 2.4 | 153.8 | | 19 | 548.57 | 1.823 | 0.0003 | 0.0215 | 1.7 | 107.7 | | 20 | 651.43 | 1.535 | 0.0003 | 0.0215 | 1.7 | 107.7 | | 21 | 768.00 | 1.302 | 0.0002 | 0.0154 | 1.2 | 76.9 | | 22 | 912.00 | 1.096 | 0.0002 | 0.0154 | 1.2 | 76.9 | #### 7.4.6. Analog-to-Digital Converter The analog-to-digital converter is implemented using the full-differential switched-capacitor technique. The conversion is largely insensitive to short-term and long-term instabilities of the clock frequency. The ADC provides adjustability of the A/D conversion input voltage range shift. ### 7.5 Bridge Sensor Signal Conditioning The bridge sensor signal conditioning is processed every time a new measurement value is available from the analog-to-digital conversion. The conditioning calculation provides compensation of the temperature dependent offset and gain, and of the non-linearity. Both the external temperature sensor signal and the on-chip PTAT signal can be selected for compensating the temperature dependency of the bridge sensor signal. The conditioning coefficients are stored to the NVM during the calibration process. The RAA2S4252B provides the following filter functions: - averaging low-pass filter - IIR filter of higher order - non-linear noise cancelation filter. The conditioning result for the bridge sensor signal is stored to the RAM Output Memory. ### 7.6 Output Modes In Normal Operation Mode (NOM), the RAA2S4252B provides analog voltage output at the pin AOUT. The analog output is continuously updated with the bridge sensor signal conditioning result. Two output modes are available, which only differ in the final transfer characteristics from the bridge-sensor conditioning result to the analog output value: - Analog Output - Switch Output An unity gain output buffer drives the analog output potential. For the buffer the input signal is generated by a 12-bit resistor-string DAC. The output buffer, which is a rail-to-rail operation amplifier, is offset compensated and current limited. Therefore, a short-circuit of the analog output to ground or the power supply does not damage the RAA2S4252B. #### 7.7 Digital One-Wire Interface For configuration and calibration purposes, the RAA2S4252B provides serial digital communication via a one-wire interface (OWI). It can also be used as a communication interface in Normal Operation Mode (NOM) to read the bridge sensor signal conditioning result on request. #### 7.8 NVM Configuration and calibration data are stored in an on-chip non-volatile memory (NVM), which is using the floating gate storage principle. The NVM stores data based on differential bit cells. The NVM supports: - A write lock option avoid overwriting the configuration data. Releasing the write lock via OWI communication is not possible. - Traceability Data ### 7.9 Over-Voltage, Reverse-Polarity, and Short-Circuit Protection RAA2S4252B is designed for a 5V supply provided by an electronic control unit (ECU). RAA2S4252B and the connected sensor elements are protected from over-voltage and reverse-polarity damage by an internal supply voltage regulator with a current limitation function. The analog output pin AOUT is protected regarding short-circuit, over-voltage and reverse polarity with all voltages according to the absolute maximum ratings, see section 3. RAA2S4252B protection applies when the device is operated in the application circuits shown in section 9. Protection voltage is ±40V as defined in absolute maximum ratings (see Table 2). When the over-voltage protection is active, the device has a higher power dissipation. Depending on the ambient temperature and on the external sensor characteristics, the higher power dissipation of the device may lead to a violation of the maximum junction temperature. **Table 7. Protection Features** | No. | VSSE Pin | AOUT Pin | VDDE Pin | Comment | | |--------|----------|----------|----------|----------------------|--| | DS_300 | 0 | 0 to 5V | 5V | Normal Mode | | | DS_301 | 0 | Open | 40V | VDDE to VSSE | | | DS_302 | 0 | Open | -40V | Reverse voltage | | | DS_303 | 0 | 40V | Open | AOUT to VSSE | | | DS_304 | 0 | -40V | Open | Reverse voltage | | | DS_305 | Open | 0 | 40V | VDDE to AOUT | | | DS_306 | Open | 0 | -40V | Reverse voltage | | | DS_307 | 0 | 0 | 40V | VDDE to (AOUT+VSSE) | | | DS_308 | 0 | 0 | -40V | Reverse voltage | | | DS_309 | 0 | 40V | 40V | (VDDE+AOUT) to VSSE | | | DS_310 | 0 | 40V | 5.0V | AOUT to VSSE | | | DS_311 | 0 | -40V | -40V | Reverse voltage | | | DS_312 | 0 | 40V | 0 | AOUT to (VDDE+VSSE) | | | DS_313 | 0 | -40V | 0 | Reverse voltage AOUT | | | DS_314 | 0 | -35V | 5V | Reverse voltage AOUT | | ### 8. Fault-Safe Operation #### 8.1 Overview Fault checks verify the operation of the RAA2S4252B and of the connected sensing element at power-on and during Normal Operation Mode (NOM). If a fault is detected, the Diagnostic Mode (DM) is activated and the fault status is messaged. ### 8.2 Fault Messaging In diagnostic mode, the analog output is either high-ohmic or driven to lower diagnostic range (LDR). The RAA2S4252B has two different diagnostic modes with different behavior: #### **Static Diagnostic Mode** - The measurement and conditioning cycle is stopped. - The analog output is set to diagnostic range. - The one-wire communication interface is enabled for reading detailed diagnostic status information. - If enabled, the RAA2S4252B is reset, including a reset of all status registers. - The RAA2S4252B can be restarted by a power-off/power-on sequence. #### **Temporary Diagnostic Mode** - The measurement and conditioning cycle keeps running. - Fault checks are continuously processed, including update of fault status. - The analog output is set to diagnostic range. - The one-wire communication interface is enabled for reading detailed diagnostic status information. - The RAA2S4252B returns to Normal Operation Mode, including analog output of sensor signal, if fault checks no longer detect errors. #### 8.3 Fault Checks Table 8 lists the available fault checks. **Table 8. Fault Checks** | Requirement | Identifier | Fault Check | | | | | | | | |-------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|--|--|--|--|--| | | Device Self-Supervision Fault Checks | | | | | | | | | | DS_400 | DS_400 VDDAPOR Analog supply voltage (VDDA) under-voltage reset; power-on reset (POR) | | | | | | | | | | DS_401 | VDDDBOD | Digital supply voltage (VDDD) under-voltage reset; brownout detection (BOD) | | | | | | | | | DS_402 | OSCFAIL | Oscillator fail check; reset after oscillator restart | | | | | | | | | DS_403 | NVMCRC | NVM content CRC check | | | | | | | | | DS_405 | CYCCRC | Measurement and conditioning cycle CRC check | | | | | | | | | DS_406 | RAMPRTY | RAM content parity check | | | | | | | | | DS_407 | 77 ROMCRC ROM content CRC check | | | | | | | | | | DS_408 | WWDG | Windowed watchdog; CMC alive supervision | | | | | | | | | DS_409 | COMP | Computational check; CMC code processing and peripheral bus access check | | | | | | | | | DS_410 | CHIPP | Chipping check | | | | | | | | | | | Sensing Element Fault Checks | | | | | | | | | DS_420 | BRSC | Bridge sensor short and connection check | | | | | | | | | | | Environment and Operation Condition Fault Checks | | | | | | | | | DS_430 | BRSRNG | Bridge sensor signal range check | | | | | | | | | DS_431 | PTATRNG | On-chip temperature range check | | | | | | | | | DS_432 | TRNG | Temperature range check | | | | | | | | # 9. Application Circuit and External Components Figure 4. Application Circuit Example of a Pressure and Temperature Sensor with Analog Output Table 9. Dimensioning of External Components for the Application Example | No. | Component | Symbol | Conditions | Min | Typical | Max | Unit | |---------------|-----------|-------------------|--------------------------------------|----------|-----------|-----------|------| | Informational | Capacitor | C1 | V <sub>MAX</sub> ≥ 60V, Low ESR type | | 100 ± 20% | | nF | | Informational | Capacitor | C2 | V <sub>MAX</sub> ≥ 10V, Low ESR type | 47 ± 20% | 100 ± 20% | 220 ± 20% | nF | | Informational | Capacitor | C <sub>LOAD</sub> | V <sub>MAX</sub> ≥ 60V, Low ESR type | 10 ± 20% | 47 ± 20% | 470 ± 20% | nF | <sup>[1]</sup> The component values are examples and must be adapted to the requirements of the application, in particular to the EMC requirements. ## 10. ESD Protection and EMC Specification #### 10.1 ESD Protection All pins have an ESD protection of $\geq$ 2000V according to the Human Body Model (HBM with 1.5kOhm/100pF, based on MIL883, Method 3015.7). The VDDE, VSSE, and AOUT pins have an additional ESD protection of $\geq$ 4000V (HBM with 1.5kOhm/100pF, based on MIL883, Method 3015.7). The level of ESD protection are tested with devices in SOIC 8 (4.9mm $\times$ 3.9mm) packages during the product qualification. ### 10.2 Latch-Up Immunity All pins pass ±100mA latch-up test based on testing that conforms to the standard EIA/JESD 78. ### 10.3 Electromagnetic Emission The wired emission of externally connected pins of the device is measured according to the following standard: *IEC* 61967 4:2002 + A1:2006. Measurements must be performed with the application circuits described in section 9. For the off-board pins, the spectral power measured with the $150\Omega$ method must not exceed the limits according to *IEC 61967\_4k*, *Annex B.4 code H10kN* in the >200kHz range. For the VSSE pin, the spectral power measured with the $1\Omega$ method must not exceed the limits according to *IEC 61967\_4k*, *Annex B.4 code 15KmO*. ### 10.4 Conducted Susceptibility The conducted susceptibility of externally connected pins of the device is measured according to the IEC 62132-4 standard, which describes the direct power injection (DPI) test method. Measurements must be performed with the application circuit described in the section 9. Measurements are performed with an internal reference capacitor and internal temperature sensor. The sensing element is replaced by a resistive divider. Calibration is parameterized so that ~50% VDDA is output. Table 10 gives the specifications for the DPI tests. Table 10. Conducted Susceptibility (DPI) Tests | No. | Test | Frequency Range | Target (dBm) | Load Pins | Protocol | Error Band | Coupling Impedance | |--------|---------------------|-------------------|--------------|---------------|------------|------------|--------------------| | DS_350 | DPI, direct coupled | 1MHz to 300MHz | 26 | VDDE,<br>AOUT | Analog out | ±1% | 5kΩ / 10nF | | DS_351 | DPI, direct coupled | 300MHz to 1000MHz | 32 | VDDE,<br>AOUT | Analog out | ±1% | 5kΩ / 10nF | RENESAS ### 11. Reliability and RoHS Conformity The RAA2S4252B is qualified according to the AEC-Q100 standard, operating temperature grade 0. A fit rate <20 FIT (junction temperature = 55°C, confidence level = 70%, activation energy = 0.7eV) is estimated. A typical fit rate for TSMC's CV018BCD technology, which is used for the RAA2S4252B, is < 1 FIT (temperature = 55°C, confidence level = 60%, activation energy = 0.7eV). The reliability calculation is based on the product qualification, 1000 hours high temperature operating life (HTOL) at an ambient temperature of 150°C under normal operating conditions. The RAA2S4252B complies with the RoHS directive and does not contain hazardous substances. The complete RoHS declaration update can be downloaded from https://www.renesas.com/eu/en/about/corporateresponsibility-citizenship. ### 12. Package Outline Drawings The package outline drawings are accessible from the link below. The package information is the most current data available. Package Outline Drawing Package Code: DCG8D4 8-SOIC 4.9 x 3.9 x 1.75 mm Body, 1.27mm Pitch (renesas.com) ## 13. Marking Diagram - 1. "4252B" is the truncated part number. - 2. "XXXXX" is the last digits of the lot number. - 3. "YYWW" is the last digits of the year and week that the part was assembled. # 14. Ordering Information | Part Number | Description and Package | MSL Rating | Shipping Packaging | Temperature | |--------------------|-----------------------------------------------------------------------|--------------|--------------------|----------------| | RAA2S4252B5HSP#JA0 | 8-Lead Small Outline (SOIC) Package | MSL1 | Reel (13 inch) | -40°C to 150°C | | RAA2S425XKIT | RAA2S425X SSC Evaluation Kit: Evaluation Board, 5 RAA2S4251B Samples. | | S. | | | RAA2S4252EXT | RAA2S4252B adapter board with 5 l | RAA2S4252B s | samples | | RENESAS # 15. Glossary | Term | Description | Term | Description | |------|---------------------------------------------------|----------|-------------------------------------------------------------------------| | ADC | Analog-to-Digital Converter | INL | Integral Nonlinearity | | AEC | Automotive Electronics Council | LDR | Lower Diagnostic Range | | AFE | Analog Front-End | LSB | Least Significant Bit | | BOD | Brownout Detection | MUX | Multiplexer | | BR | Bridge Sensor | NOM | Normal Operation Mode | | CDM | Charged Device Model | NVM | Nonvolatile Memory | | СМ | Command Mode | OWI | One-Wire Interface | | CMC | Calibration Microcontroller | PCB | Printed Circuit Board | | CMOS | Complementary Metal-Oxide<br>Semiconductor | PGA | Programmable Gain Amplifier | | CRC | Cyclic Redundancy Check | PTAT | Proportional-to-Absolute Temperature | | DAC | Digital-to-Analog Converter | PWR | Power Management and Protection Unit | | DM | Diagnostic Mode | QFN | Quad-Flat No-Leads – IC package | | DNL | Differential Nonlinearity | RAM | Random Access Memory | | DPI | Direct Power Injection | RISC | Reduced Instruction Set Computing | | DSP | Digital Signal Processing | RoHS | Restriction of Hazardous Substances | | ECU | Electronic Control Unit | ROM | Read-Only Memory | | EMC | Electromagnetic Compatibility | RMS | Root-Mean-Square | | ESD | Electrostatic Discharge | SCM | Sensor Check Module | | FIT | Failures in Time | sint | Signed integer value | | FSO | Full Scale Output | SSC | Sensor Short Check (diagnostic feature) or<br>Sensor Signal Conditioner | | НВМ | Human Body Model | TQA, TQE | Temperature range identifier. See DS_051 for definition. | | HTOL | High Temperature Operating Life | uint | Unsigned integer value | | HVAC | Heating, Ventilation and Air Conditioning | ZACwire™ | RENESAS-specific One-Wire Interface | | I2C | Inter-Integrated Circuit—serial two-wire data bus | XSOC | Analog Sensor Offset Correction | | IIR | Infinite Impulse Response | | | # 16. Revision History | Revision | Date | Description | |----------|-----------|------------------| | 1.0 | Jun.17.22 | Initial release. |